首頁(yè)>NT5TU32M16CG-3C>規(guī)格書(shū)詳情
NT5TU32M16CG-3C中文資料南亞科技數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
相關(guān)芯片規(guī)格書(shū)
更多- NT5TU32M16CG-25D
- NT5TU32M16CG-25C
- NT5TU128M8HZ-BENA
- NT5TU128M8HZ-BEL
- NT5TU128M8HZ-BEI
- NT5TU128M8HZ-BEH
- NT5TU128M8HZ-BEA
- NT5TU128M8HZ-ACNA
- NT5TU128M8HZ-ACL
- NT5TU128M8HZ-ACI
- NT5TU128M8HZ-ACH
- NT5TU128M8HZ-ACA
- NT5TU128M8HG-BENA
- NT5TU128M8HG-BEL
- NT5TU128M8HG-BEI
- NT5TU128M8HG-BEH
- NT5TU128M8HG-BEA
- NT5TU128M8HG-ACNA
NT5TU32M16CG-3C規(guī)格書(shū)詳情
Features
? 1.8V ± 0.1V Power Supply Voltage
? Programmable CAS Latency: 3, 4, 5, and 6
? Programmable Additive Latency: 0, 1, 2, 3, and 4
? Write Latency = Read Latency -1
? Programmable Burst Length: 4 and 8
? Programmable Sequential / Interleave Burst
? OCD (Off-Chip Driver Impedance Adjustment)
? ODT (On-Die Termination)
? 4 bit prefetch architecture
? 1k page size for x 4 & x 8,
2k page size for x16
? Data-Strobes: Bidirectional, Differential
? 4 internal memory banks
? Strong and Weak Strength Data-Output Driver
? Auto-Refresh and Self-Refresh
? Power Saving Power-Down modes
? 7.8 μs max. Average Periodic Refresh Interval
? Packages:
60 Ball BGA for x4/x8 components
84 Ball BGA for x16 component
? RoHS Compliance
Description
The 512Mb Double-Data-Rate-2 (DDR2) DRAMs is a highspeed
CMOS Double Data Rate 2 SDRAM containing
536,870,912 bits. It is internally configured as a quad-bank
DRAM.
The 512Mb chip is organized as either 32Mbit x 4 I/O x 4
bank, 16Mbit x 8 I/O x 4 bank or 8Mbit x 16 I/O x 4 bank
device.
The chip is designed to comply with all key DDR2 DRAM key
features: (1) posted CAS with additive latency, (2) write
latency = read latency -1, (3) normal and weak strength dataoutput
driver, (4) variable data-output impedance adjustment
and (5) an ODT (On-Die Termination) function.
All of the control and address inputs are synchronized with a
pair of externally supplied differential clocks. Inputs are
latched at the cross point of differential clocks (CK rising and
CK falling). All I/Os are synchronized with a single ended
DQS or differential DQS pair in a source synchronous fashion.
A 14 bit address bus for x4 and x8 organised components
and a 13 bit address bus for x16 components is used to
convey row, column, and bank address devices.
These devices operate with a single 1.8V+/-0.1V power supply
and are available in BGA packages.
An Auto-Refresh and Self-Refresh mode is provided along
with various power-saving power-down modes.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
NANYA/南亞 |
BGA |
30397 |
集團(tuán)化配單-有更多數(shù)量-免費(fèi)送樣-原包裝正品現(xiàn)貨-正規(guī) |
詢(xún)價(jià) | |||
NANYA |
0920+ |
BGA |
15 |
一級(jí)代理,專(zhuān)注軍工、汽車(chē)、醫(yī)療、工業(yè)、新能源、電力 |
詢(xún)價(jià) | ||
NANYA/南亞 |
24+ |
65200 |
詢(xún)價(jià) | ||||
NANYA |
23+ |
BGA |
12500 |
全新原裝現(xiàn)貨熱賣(mài),價(jià)格優(yōu)勢(shì) |
詢(xún)價(jià) | ||
NANYA/南亞 |
22+ |
BGA |
20000 |
保證原裝正品,假一陪十 |
詢(xún)價(jià) | ||
NANYA/南亞 |
21+ |
BGA |
13880 |
公司只售原裝,支持實(shí)單 |
詢(xún)價(jià) | ||
NANGA |
22+ |
FBGA-84 |
49117 |
鄭重承諾只做原裝進(jìn)口現(xiàn)貨 |
詢(xún)價(jià) | ||
NANYA |
2310+ |
BGA |
3886 |
優(yōu)勢(shì)代理渠道,原裝現(xiàn)貨,可全系列訂貨 |
詢(xún)價(jià) | ||
NANGA |
19+/20+ |
FBGA-84 |
7132 |
詢(xún)價(jià) | |||
NANYA |
17+ |
BGA |
6200 |
100%原裝正品現(xiàn)貨 |
詢(xún)價(jià) |