首頁(yè)>OR3T30-7BA352>規(guī)格書(shū)詳情

OR3T30-7BA352中文資料agere數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

OR3T30-7BA352
廠商型號(hào)

OR3T30-7BA352

功能描述

3C and 3T Field-Programmable Gate Arrays

文件大小

4.37341 Mbytes

頁(yè)面數(shù)量

210 頁(yè)

生產(chǎn)廠商 Agere Systems
企業(yè)簡(jiǎn)稱

agere

中文名稱

Agere Systems官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二

更新時(shí)間

2024-11-16 22:59:00

OR3T30-7BA352規(guī)格書(shū)詳情

Description

FPGA Overview

The ORCA Series 3 FPGAs are a new generation of SRAM-based FPGAs built on the successful OR2C/TxxA FPGA Series from Lucent Technologies Microelectronics Group, with enhancements and innovations geared toward today’s high-speed designs and tomorrow’s systems on a single chip. Designed from the start to be synthesis friendly and to reduce place and route times while maintaining the complete routability of the ORCA 2C/2T devices, Series 3 more than doubles the logic available in each logic block and incorporates system-level features that can further reduce logic requirements and increase system speed. ORCA Series 3 devices contain many new patented enhancements and are offered in a variety of packages, speed grades, and temperature ranges.

Features

■ High-performance, cost-effective, 0.35 μm (OR3C) and 0.3 μm (OR3T) 4-level metal technology, (4- or 5-input look-up table delay of 1.1 ns with -7 speed grade in 0.3 μm).

■ Same basic architecture as lower-voltage, advanced process technology Series 3 architectures. (See ORCA Series 3L FPGA documentation.)

■ Up to 186,000 usable gates.

■ Up to 452 user I/Os. (OR3Txxx I/Os are 5 V tolerant to allow interconnection to both 3.3 V and 5 V devices, selectable on a per-pin basis.)

■ Pin selectable I/O clamping diodes provide 5 V or 3.3 V PCI compliance and 5 V tolerance on OR3Txxx devices.

■ Twin-quad programmable function unit (PFU) architecture with eight 16-bit look-up tables (LUTs) per PFU, organized in two nibbles for use in nibble- or byte-wide functions. Allows for mixed arithmetic and logic functions in a single PFU.

■ Nine user registers per PFU, one following each LUT, plus one extra. All have programmable clock enable and local set/reset, plus a global set/reset that can be disabled per PFU.

■ Flexible input structure (FINS) of the PFUs provides a routability enhancement for LUTs with shared inputs and the logic flexibility of LUTs with independent inputs.

■ Fast-carry logic and routing to adjacent PFUs for nibble-, byte-wide, or longer arithmetic functions, with the option to register the PFU carry-out.

■ Softwired LUTs (SWL) allow fast cascading of up to three levels of LUT logic in a single PFU for up to 40 speed improvement.

■ Supplemental logic and interconnect cell (SLIC) provides 3-statable buffers, up to 10-bit decoder, and PAL*-like AND-OR with optional INVERT in each programmable logic cell (PLC), with over 50 speed improvement typical.

■ Abundant hierarchical routing resources based on routing two data nibbles and two control lines per set provide for faster place and route implementations and less routing delay.

■ TTL or CMOS input levels programmable per pin for the OR3Cxx (5.0 V) devices.

■ Individually programmable drive capability: 12 mA sink/6 mA source or 6 mA sink/3 mA source.

■ Built-in boundary scan (IEEE ?1149.1 JTAG) and TS_ALL testability function to 3-state all I/O pins.

■ Enhanced system clock routing for low skew, high-speed clocks originating on-chip or at any I/O.

■ Up to four ExpressCLK inputs allow extremely fast clocking of signals on- and off-chip plus access to internal general clock routing.

■ StopCLK feature to glitchlessly stop/start ExpressCLKs independently by user command.

■ Programmable I/O (PIO) has:

— Fast-capture input latch and input flip-flop (FF) latch for reduced input setup time and zero hold time.

— Capability to (de)multiplex I/O signals.

— Fast access to SLIC for decodes and PAL-like functions.

— Output FF and two-signal function generator to reduce CLK to output propagation delay.

— Fast open-drain dive capability

— Capability to register 3-state enable signal.

■ Baseline FPGA family used in Series 3+ FPSCs (field programmable system chips) which combine FPGA logic and standard cell logic on one device.

產(chǎn)品屬性

  • 型號(hào):

    OR3T30-7BA352

  • 制造商:

    AGERE

  • 制造商全稱:

    AGERE

  • 功能描述:

    3C and 3T Field-Programmable Gate Arrays

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
ORCA
21+
BGA
2460
原裝現(xiàn)貨熱賣(mài)
詢價(jià)
Lattice Semiconductor Corporat
22+
208PQFP
9000
原廠渠道,現(xiàn)貨配單
詢價(jià)
LATTICE
23+
BGA
1
原裝正品現(xiàn)貨
詢價(jià)
LATTICE
BGA
899933
集團(tuán)化配單-有更多數(shù)量-免費(fèi)送樣-原包裝正品現(xiàn)貨-正規(guī)
詢價(jià)
LATTICE
9830+
BGA
1
一級(jí)代理,專注軍工、汽車(chē)、醫(yī)療、工業(yè)、新能源、電力
詢價(jià)
LATTICE/萊迪斯
23+
BGA
3000
一級(jí)代理原廠VIP渠道,專注軍工、汽車(chē)、醫(yī)療、工業(yè)、
詢價(jià)
LATTICE
24+
FPGA
6060
原裝現(xiàn)貨
詢價(jià)
AGERE
23+
原廠原包
19960
只做進(jìn)口原裝 終端工廠免費(fèi)送樣
詢價(jià)
LATTICE
22+
NA
500000
萬(wàn)三科技,秉承原裝,購(gòu)芯無(wú)憂
詢價(jià)
ORCA
1923+
BGA256
2000
公司原裝現(xiàn)貨特價(jià)處理
詢價(jià)