OR3T55中文資料agere數(shù)據(jù)手冊PDF規(guī)格書
廠商型號 |
OR3T55 |
參數(shù)屬性 | OR3T55 封裝/外殼為256-BGA;包裝為托盤;類別為集成電路(IC) > FPGA(現(xiàn)場可編程門陣列);產(chǎn)品描述:IC FPGA 223 I/O 256BGA |
功能描述 | 3C and 3T Field-Programmable Gate Arrays |
文件大小 |
4.66964 Mbytes |
頁面數(shù)量 |
210 頁 |
生產(chǎn)廠商 | Agere Systems |
企業(yè)簡稱 |
agere |
中文名稱 | Agere Systems官網(wǎng) |
原廠標(biāo)識 | |
數(shù)據(jù)手冊 | |
更新時間 | 2024-11-16 22:59:00 |
OR3T55規(guī)格書詳情
Description
FPGA Overview
The ORCA Series 3 FPGAs are a new generation of SRAM-based FPGAs built on the successful OR2C/TxxA FPGA Series from Lucent Technologies Microelectronics Group, with enhancements and innovations geared toward today’s high-speed designs and tomorrow’s systems on a single chip. Designed from the start to be synthesis friendly and to reduce place and route times while maintaining the complete routability of the ORCA 2C/2T devices, Series 3 more than doubles the logic available in each logic block and incorporates system-level features that can further reduce logic requirements and increase system speed. ORCA Series 3 devices contain many new patented enhancements and are offered in a variety of packages, speed grades, and temperature ranges.
Features
■ High-performance, cost-effective, 0.35 μm (OR3C) and 0.3 μm (OR3T) 4-level metal technology, (4- or 5-input look-up table delay of 1.1 ns with -7 speed grade in 0.3 μm).
■ Same basic architecture as lower-voltage, advanced process technology Series 3 architectures. (See ORCA Series 3L FPGA documentation.)
■ Up to 186,000 usable gates.
■ Up to 452 user I/Os. (OR3Txxx I/Os are 5 V tolerant to allow interconnection to both 3.3 V and 5 V devices, selectable on a per-pin basis.)
■ Pin selectable I/O clamping diodes provide 5 V or 3.3 V PCI compliance and 5 V tolerance on OR3Txxx devices.
■ Twin-quad programmable function unit (PFU) architecture with eight 16-bit look-up tables (LUTs) per PFU, organized in two nibbles for use in nibble- or byte-wide functions. Allows for mixed arithmetic and logic functions in a single PFU.
■ Nine user registers per PFU, one following each LUT, plus one extra. All have programmable clock enable and local set/reset, plus a global set/reset that can be disabled per PFU.
■ Flexible input structure (FINS) of the PFUs provides a routability enhancement for LUTs with shared inputs and the logic flexibility of LUTs with independent inputs.
■ Fast-carry logic and routing to adjacent PFUs for nibble-, byte-wide, or longer arithmetic functions, with the option to register the PFU carry-out.
■ Softwired LUTs (SWL) allow fast cascading of up to three levels of LUT logic in a single PFU for up to 40 speed improvement.
■ Supplemental logic and interconnect cell (SLIC) provides 3-statable buffers, up to 10-bit decoder, and PAL*-like AND-OR with optional INVERT in each programmable logic cell (PLC), with over 50 speed improvement typical.
■ Abundant hierarchical routing resources based on routing two data nibbles and two control lines per set provide for faster place and route implementations and less routing delay.
■ TTL or CMOS input levels programmable per pin for the OR3Cxx (5.0 V) devices.
■ Individually programmable drive capability: 12 mA sink/6 mA source or 6 mA sink/3 mA source.
■ Built-in boundary scan (IEEE ?1149.1 JTAG) and TS_ALL testability function to 3-state all I/O pins.
■ Enhanced system clock routing for low skew, high-speed clocks originating on-chip or at any I/O.
■ Up to four ExpressCLK inputs allow extremely fast clocking of signals on- and off-chip plus access to internal general clock routing.
■ StopCLK feature to glitchlessly stop/start ExpressCLKs independently by user command.
■ Programmable I/O (PIO) has:
— Fast-capture input latch and input flip-flop (FF) latch for reduced input setup time and zero hold time.
— Capability to (de)multiplex I/O signals.
— Fast access to SLIC for decodes and PAL-like functions.
— Output FF and two-signal function generator to reduce CLK to output propagation delay.
— Fast open-drain dive capability
— Capability to register 3-state enable signal.
■ Baseline FPGA family used in Series 3+ FPSCs (field programmable system chips) which combine FPGA logic and standard cell logic on one device.
產(chǎn)品屬性
- 產(chǎn)品編號:
OR3T556BA256I-DB
- 制造商:
Lattice Semiconductor Corporation
- 類別:
集成電路(IC) > FPGA(現(xiàn)場可編程門陣列)
- 系列:
ORCA? 3
- 包裝:
托盤
- 電壓 - 供電:
3V ~ 3.6V
- 安裝類型:
表面貼裝型
- 工作溫度:
-40°C ~ 85°C(TA)
- 封裝/外殼:
256-BGA
- 供應(yīng)商器件封裝:
256-FPBGA(17x17)
- 描述:
IC FPGA 223 I/O 256BGA
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
ORCA |
21+ |
BGA |
2460 |
原裝現(xiàn)貨熱賣 |
詢價 | ||
LATTICE(萊迪思) |
23+ |
SQFP240(32x32) |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費送樣,原廠技術(shù)支持!!! |
詢價 | ||
LATTICE(萊迪思) |
23+ |
SQFP-240(32x32) |
1 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價 | ||
LATTICE |
20+ |
QFP |
500 |
樣品可出,優(yōu)勢庫存歡迎實單 |
詢價 | ||
LATTIC |
22+ |
QFP |
8500 |
只做原裝正品假一賠十!正規(guī)渠道訂貨! |
詢價 | ||
ORCA |
23+ |
BGA |
20000 |
原廠原裝正品現(xiàn)貨 |
詢價 | ||
LATTICE |
21+ |
BGA2727 |
35210 |
一級代理/放心采購 |
詢價 | ||
Lattice Semiconductor Corporat |
22+ |
208PQFP |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價 | ||
LATTICE |
20+ |
BGA2727 |
35830 |
原裝優(yōu)勢主營型號-可開原型號增稅票 |
詢價 | ||
LATTICE(萊迪思) |
20+ |
- |
100 |
詢價 |
相關(guān)庫存
更多- OR3T30-6S208I
- OR3T30-7S208I
- OR3T30-6S208
- OR3T30-7S208
- OR3T30-6BA256
- OR3T30-7BA352
- OR3T30-7BA352I
- OR3T55-5PS240
- OR3T55-6BA352
- OR3T55-6PS208I
- OR3T55-6BA256I
- OR3T55-7BA256
- OR3T55-5BA352
- OR3T55-7PS208I
- OR3T55-5PS240I
- OR3T55-5BA256I
- OR3T55-6PS240
- OR3T55-6PS240I
- OR3T55-7PS240I
- OR3T55-5PS208
- OR3T55-7PS240
- OR3T55-6BA256
- OR3T55-7BA352
- OR3T55-5BA352I
- OR3T55-6BA352I
- OR3T55-6PS208
- OR3T55-7PS208
- OR3T55-5BA256
- OR3T55-7BA256I
- OR3T55-7BA352I
- OR3T55-5PS208I