OR4E4中文資料agere數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
OR4E4規(guī)格書(shū)詳情
Product Description
Architecture Overview
The ORCA Series 4 architecture is a new generation of SRAM-based programmable devices from Lucent Technologies Microelectronics Group. It includes enhancements and innovations geared toward today’s high-speed systems on a single chip. Designed with networking applications in mind, the Series 4 family incorporates system-level features that can further reduce logic requirements and increase system speed. ORCA Series 4 devices contain many new patented enhancements and are offered in a variety of packages and speed grades.
Programmable Features
■ High-performance platform design.
— 0.13 μm seven-level metal technology.
— Internal performance of >250 MHz (four logic levels).
— I/O performance of >416 MHz for all user I/Os.
— Over 1.5 million usable system gates.
— Meets multiple I/O interface standards.
— 1.5 V operation (30 less power than 1.8 V operation) translates to greater performance.
— Embedded block RAM (EBR) for onboard storage and buffer needs.
— Built-in system components including an internal system bus, eight PLLs, and microprocessor interface.
■ Traditional I/O selections.
— LVTTL and LVCMOS (3.3 V, 2.5 V, and 1.8 V) I/Os.
— Per pin-selectable I/O clamping diodes provide 3.3 V PCI compliance.
— Individually programmable drive capability. 24 mA sink/12 mA source, 12 mA sink/6 mA source, or 6 mA sink/3 mA source.
— Two slew rates supported (fast and slew-limited).
— Fast-capture input latch and input flip-flop (FF)/ latch for reduced input setup time and zero hold time.
— Fast open-drain drive capability.
— Capability to register 3-state enable signal.
— Off-chip clock drive capability.
— Two-input function generator in output path.
■ New programmable high-speed I/O.
— Single-ended: GTL, GTL+, PECL, SSTL3/2 (class I & II), HSTL (Class I, III, IV), zero-bus turn-around (ZBT*), and double data rate (DDR).
— Double-ended: LDVS, bused-LVDS, LVPECL.
— Customer defined: Ability to substitute arbitrary standard-cell I/O to meet fast moving standards.
■ New capability to (de)multiplex I/O signals.
— New DDR on both input and output at rates up to 311 MHz (622 MHz effective rate).
— Used to implement emerging RapidIO? backplane interface specification.
— New 2x and 4x downlink and uplink capability per I/O (i.e., 104 MHz internal to 416 MHz I/O).
■ Enhanced twin-quad programmable function unit (PFU).
— Eight 16-bit look-up tables (LUTs) per PFU.
— Nine user registers per PFU, one following each LUT and organized to allow two nibbles to act independently, plus one extra for arithmetic carry/borrow operations.
(Continue ...)
產(chǎn)品屬性
- 型號(hào):
OR4E4
- 制造商:
AGERE
- 制造商全稱(chēng):
AGERE
- 功能描述:
Field-Programmable Gate Arrays
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
OREN |
23+ |
NA/ |
537 |
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開(kāi)增值稅票 |
詢(xún)價(jià) | ||
ORCA |
2016+ |
QFP-208 |
8880 |
只做原裝,假一罰十,公司可開(kāi)17%增值稅發(fā)票! |
詢(xún)價(jià) | ||
OREN |
23+ |
TQFP12 |
20000 |
全新原裝假一賠十 |
詢(xún)價(jià) | ||
Orient(奧倫德) |
23+ |
DIP6 |
6000 |
誠(chéng)信服務(wù),絕對(duì)原裝原盤(pán) |
詢(xún)價(jià) | ||
Orient(奧倫德) |
2032+ |
DIP-6 |
2579 |
向鴻優(yōu)勢(shì)庫(kù)存,貨在倉(cāng)庫(kù)要貨請(qǐng)確認(rèn) |
詢(xún)價(jià) | ||
OREN |
23+ |
LQFP128 |
4500 |
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷(xiāo)售! |
詢(xún)價(jià) | ||
只做原裝 |
24+ |
LQFP128 |
36520 |
一級(jí)代理/放心采購(gòu) |
詢(xún)價(jià) | ||
OREN |
24+ |
TQFP144 |
155 |
詢(xún)價(jià) | |||
LATTICE |
24+ |
原廠封裝 |
7485 |
優(yōu)勢(shì)現(xiàn)貨 |
詢(xún)價(jià) | ||
Orient(奧倫德) |
2112+ |
DIP-6 |
115000 |
45個(gè)/管一級(jí)代理專(zhuān)營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期 |
詢(xún)價(jià) |