首頁>PCA9574PW118>規(guī)格書詳情

PCA9574PW118中文資料恩智浦?jǐn)?shù)據(jù)手冊(cè)PDF規(guī)格書

PCA9574PW118
廠商型號(hào)

PCA9574PW118

功能描述

8-bit I2C-bus and SMBus, level translating, low voltage GPIO with reset and interrupt

文件大小

412.58 Kbytes

頁面數(shù)量

29

生產(chǎn)廠商 NXP Semiconductors
企業(yè)簡(jiǎn)稱

nxp恩智浦

中文名稱

恩智浦半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二原廠數(shù)據(jù)手冊(cè)到原廠下載

更新時(shí)間

2024-11-16 10:18:00

PCA9574PW118規(guī)格書詳情

1 General description

The PCA9574 is a CMOS device that provides 8 bits of General Purpose parallel Input/Output (GPIO) expansion in low voltage processor and handheld battery powered mobile applications and was developed to enhance the NXP family of I2C-bus I/O expanders. The improvements include lower supply current, lower operating voltage of 1.1 V to 3.6 V, dual and separate supply rails to allow voltage level translation anywhere between 1.1 V and 3.6 V, 400 kHz clock frequency, and smaller packaging. Any of the eight I/O ports can be configured as an input or output independent of each other and default on start-up to inputs. I/O expanders provide a simple solution when additional I/Os are needed while keeping interconnections to a minimum; for example in battery powered mobile applications and clamshell devices for interfacing to sensors, push buttons, keypad, etc. In addition to providing a flexible set of GPIOs, it simplifies interconnection of a processor

running at one voltage level to I/O devices operating at a different (usually higher) voltage level. PCA9574 has built-in level shifting feature that makes these devices extremely flexible in mixed signal environments where communication between incompatible I/Os is required. The core of PCA9574 can operate at a voltage as low as 1.1 V while the I/O bank can operate in the range 1.1 V to 3.6 V. Bus-hold with programmable on-chip pull-up or pull-down feature for I/Os is also provided. The system controller can enable the I/Os as either inputs or outputs by writing to the I/O configuration register bits. The data for each input or output is kept in the corresponding Input or Output register. The polarity of the read register can be inverted with the Polarity inversion register (active HIGH or active LOW operation). Either a bus-hold function or pull-up/pull-down feature can be selected by programming corresponding registers.

The bus-hold provides a valid logic level when the I/O bus is not actively driven. When bus-hold feature is not selected, the I/O ports can be configured to have pull-up or pull-down by programming the pull-up/pull-down configuration register.

An open-drain interrupt output pin (INT) allows monitoring of the input pins and is asserted each time a change occurs on an input port unless that port is masked (default = masked). A ‘GPIO All Call’ command allows programming multiple PCA9574s at the same time even if they have different individual I2C-bus addresses. This allows optimal code programming when more than one device needs to be programmed with the same instruction or if all outputs need to be turned on or off at the same time. The internal Power-On Reset (POR) or hardware reset pin (RESET) initializes the eight I/Os as inputs, sets the registers to their default values and initializes the device state machine. The I/O bank is held in its default state when the logic supply (VDD) is off.

One address select pin allows up to two PCA9574 devices to be connected with two different addresses on the same I2C-bus. The PCA9574 is available in TSSOP16 and HVQFN16 packages and is specified over the -40 °C to +85 °C industrial temperature range.

2 Features and benefits

? 400 kHz I2C-bus serial interface

? Compliant with I2C-bus Standard-mode (100 kHz)

? Separate supply rails for core logic and I/O bank provides voltage level shifting

? 1.1 V to 3.6 V operation with level shifting feature

? Very low standby current: < 1 μA

? 8 configurable I/O pins that default to inputs at power-up

? Outputs:

– Totem pole: 1 mA source and 3 mA sink

– Independently programmable 100 kΩ pull-up or pull-down for each I/O pin

– Open-drain active LOW interrupt (INT) output pin allows monitoring of logic level change of pins

programmed as inputs

? Inputs:

– Programmable bus hold provides valid logic level when inputs are not actively driven

– Programmable Interrupt Mask Control for input pins that do not require an interrupt when their states change

or to prevent spurious interrupts default to mask at power-up

– Polarity inversion register allows inversion of the polarity of the I/O pins when read

? Active LOW reset (RESET) input pin resets device to power-up default state

? GPIO All Call address allows programming of more than one device at the same time with the same

parameters

? 2 programmable target addresses using 1 address pin

? -40 °C to +85 °C operation

? ESD protection exceeds 7000 V HBM per JESD22-A114 and 1000 V CDM per JESD22-C101

? Latch-up testing is done to JEDEC Standard JESD78 which exceeds 100 mA

? Packages offered: TSSOP16 and HVQFN16

3 Applications

? Cell phones

? Media players

? Multi voltage environments

? Battery operated mobile gadgets

? Motherboards

? Servers

? RAID systems

? Industrial control

? Medical equipment

? PLCs

? Gaming machines

? Instrumentation and test measurement

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
NXP/恩智浦
22+
16TSSOP
62100
鄭重承諾只做原裝進(jìn)口現(xiàn)貨
詢價(jià)
NXP
22+
HWQFN-24
3000
原裝正品,支持實(shí)單
詢價(jià)
NXP/恩智浦
QFN
貨真價(jià)實(shí),假一罰十
25000
詢價(jià)
NXP
16+
NA
8800
誠(chéng)信經(jīng)營(yíng)
詢價(jià)
NXP
20+
N/A
8800
只做原裝正品
詢價(jià)
NXP
2016+
24-QFN.
6523
只做進(jìn)口原裝現(xiàn)貨!假一賠十!
詢價(jià)
NXP
2021+
QFN
15952
百分百原裝正品
詢價(jià)
NXP/恩智浦
23+
16TSSOP
50000
全新原裝正品現(xiàn)貨,支持訂貨
詢價(jià)
NXP(恩智浦)
23+
NA
20094
正納10年以上分銷經(jīng)驗(yàn)原裝進(jìn)口正品做服務(wù)做口碑有支持
詢價(jià)
NXP/恩智浦
2020+
QFN
5000
原裝現(xiàn)貨,優(yōu)勢(shì)渠道訂貨假一賠十
詢價(jià)