首頁>PCLV273AQWRKSRQ1>規(guī)格書詳情
PCLV273AQWRKSRQ1中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書
PCLV273AQWRKSRQ1規(guī)格書詳情
1 Features
? AEC-Q100 qualified for automotive applications:
– Device temperature grade 1:
? 40°C to + 125°C, TA
– Device HBM ESD Classifiaction Level 2
– Device CDM ESD Classifcation Level C6
? Available in wettable flank QFN (WRKS) package
? 2 V to 5.5 V VCC operation
? Maximum tpd of 10.5 ns at 5 V
? Supports mixed-mode voltage operation on all
ports
? Ioff supports partial-power-down mode operation
? Latch-up performance exceeds 250 mA per JESD
17
2 Applications
? Synchronize digital signals to clock
? Use fewer inputs to monitor signals
? Convert a switch to a toggle
3 Description
The SN74LV273A-Q1 device is an octal positive-edge
triggered D-type flip-flop with shared direct active low
clear (CLR) input and clock (CLK).
Information at the data (D) inputs meeting the setup
time requirements is transferred to the (Q) outputs
on the positive-going edge of the clock (CLK) pulse.
Clock triggering occurs at a particular voltage level
and is not related directly to the transition time of
the positive-going pulse. When CLK is at either the
high or low level or transitioning from a high level
to a low level, the D input has no effect at the
output. Information at the data (Q) outputs can be
asynchronously cleared with a low level input through
the clear (CLR) pin.
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
Intel/Altera |
23+ |
7350 |
現(xiàn)貨供應,當天可交貨!免費送樣,原廠技術(shù)支持!!! |
詢價 | |||
Intel/Altera |
23+ |
- |
1 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價 | ||
PCM |
2016+ |
SSOP-20 |
3000 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價 | ||
Intel/Altera |
23+ |
6000 |
誠信服務,絕對原裝原盤 |
詢價 | |||
PHYTEC |
兩年內(nèi) |
NA |
10 |
實單價格可談 |
詢價 | ||
PCM |
2016+ |
SSOP-20 |
6523 |
只做進口原裝現(xiàn)貨!假一賠十! |
詢價 | ||
PCM |
20+ |
SSOP |
2960 |
誠信交易大量庫存現(xiàn)貨 |
詢價 | ||
JST/日壓 |
2420+ |
/ |
275591 |
一級代理,原裝正品! |
詢價 | ||
PCM |
SSOP-20 |
623 |
正品原裝--自家現(xiàn)貨-實單可談 |
詢價 | |||
PANDUIT |
新 |
30 |
全新原裝 貨期兩周 |
詢價 |