首頁>PDI1394P21>規(guī)格書詳情
PDI1394P21中文資料飛利浦?jǐn)?shù)據(jù)手冊PDF規(guī)格書
PDI1394P21規(guī)格書詳情
DESCRIPTION
The PDI1394P21 provides the digital and analog transceiver functions needed to implement a three port node in a cable-based IEEE 1394–1995 and/or 1394a network. Each cable port incorporates two differential line transceivers. The transceivers include circuitry to monitor the line conditions as needed for determining connection status, for initialization and arbitration, and for packet reception and transmission. The PDI1394P21 is designed to interface with a Link Layer Controller (LLC), such as the PDI1394L11 or PDI1394L21.
FEATURES
? Fully supports provisions of IEEE 1394–1995 Standard for high performance serial bus and the P1394a supplement (Version 2.0)1
? Full P1394a support includes:
– Connection debounce
– Arbitrated short reset
– Multispeed concatenation
– Arbitration acceleration
– Fly-by concatenation
– Port disable/suspend/resume
? Provides three 1394a fully-compliant cable ports at 100/200/400 Megabits per second (Mbits/s)
? Fully compliant with Open HCI requirements
? Cable ports monitor line conditions for active connection to remote node.
? Power down features to conserve energy in battery-powered applications include:
– Automatic device power down during suspend
– Device power down terminal
– Link interface disable via LPS
– Inactive ports powered-down
? Logic performs system initialization and arbitration functions
? Encode and decode functions included for data-strobe bit level encoding
? Incoming data resynchronized to local clock
? Single 3.3 volt supply operation
? Minimum VDD of 2.7 V for end-of-wire power-consuming devices
? While unpowered and connected to the bus, will not drive TPBIAS on a connected port, even if receiving incoming bias voltage on that port
? Supports extended bias-handshake time for enhanced interoperability with camcorders
? Interface to link-layer controller supports low-cost bus-holder isolation and optional Annex J electrical isolation
? Data interface to link-layer controller through 2/4/8 parallel lines at 49.152 MHz
? Low-cost 24.576 MHz crystal provides transmit, receive data at 100/200/400 Mbits/s, and link-layer controller clock at 49.152 MHz
? Does not require external filter capacitors for PLL
? Interoperable with link-layer controllers using 3.3 V and 5 V supplies
? Interoperable with other Physical Layers (PHYs) using 3.3 V and 5 V supplies
? Node power class information signaling for system power management
? Cable power presence monitoring
? Separate cable bias (TPBIAS) for each port
? Register bits give software control of contender bit, power class bits, link active bit, and 1394a features
? Fully interoperable with FireWire? implementation of IEEE Std 1394
? Function and pin compatible with the Texas Instruments 400 Mbps Phy TSB41LV03?
產(chǎn)品屬性
- 型號:
PDI1394P21
- 制造商:
PHILIPS
- 制造商全稱:
NXP Semiconductors
- 功能描述:
3-port physical layer interface
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
PHILIPS/飛利浦 |
23+ |
NA/ |
2809 |
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票 |
詢價(jià) | ||
PHILIPS |
2020+ |
QFP |
80000 |
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價(jià) | ||
PHI |
4 |
TQFP |
2799 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | ||
PHILIP |
23+ |
TQFP |
9960 |
價(jià)格優(yōu)勢/原裝現(xiàn)貨/客戶至上/歡迎廣大客戶來電查詢 |
詢價(jià) | ||
PHI |
TQFP-64 |
68500 |
一級代理 原裝正品假一罰十價(jià)格優(yōu)勢長期供貨 |
詢價(jià) | |||
PHI |
20+ |
TQFP |
500 |
樣品可出,優(yōu)勢庫存歡迎實(shí)單 |
詢價(jià) | ||
PHILIPS |
24+ |
TQFP |
6500 |
獨(dú)立分銷商 公司只做原裝 誠心經(jīng)營 免費(fèi)試樣正品保證 |
詢價(jià) | ||
PHILIPS/飛利浦 |
22+ |
QFP64 |
9000 |
原裝正品 |
詢價(jià) | ||
PHILIPS |
2020+ |
LQFP |
350000 |
100%進(jìn)口原裝正品公司現(xiàn)貨庫存 |
詢價(jià) | ||
PHILIPS/飛利浦 |
1937+ |
TQFP |
9852 |
只做進(jìn)口原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價(jià) |