PM7350中文資料PMC數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

廠(chǎng)商型號(hào) |
PM7350 |
功能描述 | Dual Serial Link, PHY Multiplexer |
文件大小 |
35.91 Kbytes |
頁(yè)面數(shù)量 |
2 頁(yè) |
生產(chǎn)廠(chǎng)商 | PMC-Sierra, Inc |
企業(yè)簡(jiǎn)稱(chēng) |
PMC |
中文名稱(chēng) | PMC-Sierra, Inc官網(wǎng) |
原廠(chǎng)標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-5-1 11:31:00 |
人工找貨 | PM7350價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
PM7350規(guī)格書(shū)詳情
FEATURES
? Integrated analog/digital device that interfaces a high-speed parallel bus to a high speed Low Voltage Differential Signal (LVDS) serial link with optional 1:1 protection.
? For framers or modems without Utopia bus interfaces the S/UNI-DUPLEX provides cell delineation (I.432) across 16 clock and data (bit serial) interfaces.
? Fault detection, redundancy, protection switching, and inserting/removing cards while the system is running (hot swap).
? Interface to other S/UNI-DUPLEX or S/UNI-VORTEX, to satisfy a full set of system level requirements for backplane interconnect:
? Transports user data by providing the inter-card data-path.
? Inter-processor communication by providing an integrated inter-card control channel.
? Exchanges flow control information (back-pressure) to prevent data loss.
? Provides embedded command and control signals across the backplane: system reset, error indications, protection switching commands, etc.
? Clock/timing distribution (system clocks as well as reference clocks such as 8 kHz timing references).
? When used as a parallel bus slave device, can be configured to share the bus with other S/UNI-DUPLEX bus slave devices.
? Can interface to another S/UNI-DUPLEX device (via a single LVDS link) to create a simple point-to-point Utopia bus extension capability.
? Can interface to two S/UNI-DUPLEX devices to create a 1:1 protected bus extension.
? Interworks with PM7351 S/UNI-VORTEX devices to implement a point-to multipoint serial backplane architecture, with optional 1:1 protection of the common card.
? In the LVDS receive direction: selects traffic from the LVDS link marked active and demultiplexes the individual cell streams to the appropriate PHY device.
? Cell read/write to both LVDS links available through the processor port. Provides optional hardware assisted CRC32 calculation across cells to support an embedded inter-processor communication channel across the LVDS links.
? Requires no external memories.
? Standard 5 pin P1149.1 JTAG test port.
? Low-power, 3.3V CMOS technology.
? 160-pin high-performance plastic ball grid array (PBGA) package.
APPLICATIONS
? Single shelf or multi-shelf Digital Subscriber Loop Access Multiplexer (DSLAM).
? ATM, frame relay, IP switch.
? Multiservice access multiplexer.
? Universal Mobile Telecommunication System (UMTS) wireless base stations.
? 16 channel cell delineation (I.432 transmission convergence processing).
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
PMC |
23+ |
BGA |
19726 |
詢(xún)價(jià) | |||
PMC |
24+ |
SOP-8 |
9600 |
原裝現(xiàn)貨,優(yōu)勢(shì)供應(yīng),支持實(shí)單! |
詢(xún)價(jià) | ||
PMC |
21+ |
BGA |
12588 |
原裝正品,自己庫(kù)存 假一罰十 |
詢(xún)價(jià) | ||
PMC |
24+ |
BGA |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增 |
詢(xún)價(jià) | ||
PMC |
23+ |
QFP |
3000 |
一級(jí)代理原廠(chǎng)VIP渠道,專(zhuān)注軍工、汽車(chē)、醫(yī)療、工業(yè)、 |
詢(xún)價(jià) | ||
PMC |
04+ |
BGA |
1 |
詢(xún)價(jià) | |||
PMC |
25+ |
BGA |
1250 |
大量現(xiàn)貨庫(kù)存,提供一站式服務(wù)! |
詢(xún)價(jià) | ||
PMC |
2447 |
BGA |
100500 |
一級(jí)代理專(zhuān)營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排單到貨 |
詢(xún)價(jià) | ||
PMC |
1923+ |
BGA |
5896 |
原裝進(jìn)口現(xiàn)貨庫(kù)存專(zhuān)業(yè)工廠(chǎng)研究所配單供貨 |
詢(xún)價(jià) | ||
PMC |
23+ |
NA |
3280 |
原裝正品代理渠道價(jià)格優(yōu)勢(shì) |
詢(xún)價(jià) |