首頁>QL2003-0PF100I>規(guī)格書詳情
QL2003-0PF100I中文資料etc未分類制造商數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- QL2003-0PF100C
- QL2003
- QL16X24B-PQ208M883C
- QL16X24B-PQ208M
- QL16X24B-PL84M/883C
- QL16X24B-PL84M
- QL16X24B-PL84I
- QL16X24B-PL84C
- QL16X24B-PF144MSLASH883C
- QL16X24B-PF144M/883C
- QL16X24B-PF144M
- QL16X24B-PF144I
- QL16X24B-PF144C
- QL16X24B-PF100MSLASH883C
- QL16X24B-PF100M/883C
- QL16X24B-PF100M
- QL16X24B-PF100I
- QL16X24B-PF100C
QL2003-0PF100I規(guī)格書詳情
[QuickLogic]
PRODUCT SUMMARY
The QL2003 is a 3,000 usable ASIC gate, 5,000 usable PLD gate member of the pASIC 2 family of FPGAs. pASIC 2 FPGAs employ a unique combination of architecture, technology, and software tools to provide high speed, high usable density, low price, and flexibility in the same devices. The flexibility and speed make pASIC 2 devices an efficient and high performance silicon solution for designs described using HDLs such as Verilog and VHDL, as well as schematics.
FEATURES
Ultimate Verilog/VHDL Silicon Solution
- Abundant, high-speed interconnect eliminates manual routing
- Flexible logic cell provides high efficiency and performance
- Design tools produce fast, efficient Verilog/VHDL synthesis
Speed, Density, Low Cost and Flexibility in One Device
- 16-bit counter speeds exceeding 200 MHz
- 3,000 usable ASIC gates, 5,000 usable PLD gates, 118 I/Os
- 3-layer metal ViaLink? process for small die sizes
- 100 routable and pin-out maintainable
Advanced Logic Cell and I/O Capabilities
- Complex functions (up to 16 inputs) in a single logic cell
- High synthesis gate utilization from logic cell fragments
- Full IEEE Standard JTAG boundary scan capability
- Individually-controlled input/feedback registers and OEs on all I/O pins
Other Important Family Features
- 3.3V and 5.0V operation with low standby power
- I/O pin-compatibility between different devices in the same packages
- PCI compliant (at 5.0V), full speed 33 MHz implementations
- High design security provided by security fuses
Total of 118 I/O Pins
- 110 bidirectional input/output pins, PCI-compliant at 5.0V in -1/-2 speed grades
- 4 high-drive input-only pins
- 4 high-drive input/distributed network pins
Four Low-Skew (less than 0.5ns) Distributed Networks
- Two array networks available to logic cell flip-flop clock, set, and reset - each driven by an input-only pin
- Two global clock/control networks available to F1 logic input, and logic cell flip-flop clock, set, reset; input and I/O register clock, reset, enable; and output enable controls - each driven by an input-only pin, or any input or I/O pin, or any logic cell output or I/O cell feedback
High Performance
- Input + logic cell + output delays under 6 ns
- Datapath speeds exceeding 225 MHz
- Counter speeds over 200 MHz
產(chǎn)品屬性
- 型號:
QL2003-0PF100I
- 功能描述:
3.3V and 5.0V pASIC-R 2 FPGA Combining Speed, Density, Low Cost and Flexibility
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
QUICKLOGIC |
2402+ |
PLCC-68 |
8324 |
原裝正品!實(shí)單價優(yōu)! |
詢價 | ||
QUICKLOGI |
23+ |
QFP |
1055 |
專業(yè)優(yōu)勢供應(yīng) |
詢價 | ||
QUICKLOG |
2022 |
QFP |
80000 |
原裝現(xiàn)貨,OEM渠道,歡迎咨詢 |
詢價 | ||
QUALCOMM |
23+ |
TQFP |
4500 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售 |
詢價 | ||
QUALCOMM |
24+ |
QFP |
6500 |
獨(dú)立分銷商 公司只做原裝 誠心經(jīng)營 免費(fèi)試樣正品保證 |
詢價 | ||
QUICKL |
23+ |
QFP |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價 | ||
QUICKLOG |
21+ |
QFP |
19600 |
一站式BOM配單 |
詢價 | ||
QUICKLOGI |
24+ |
TQFP |
35200 |
一級代理/放心采購 |
詢價 | ||
QUICKLOGIC |
16+ |
TQFP |
2500 |
進(jìn)口原裝現(xiàn)貨/價格優(yōu)勢! |
詢價 | ||
QUALCOMM/高通 |
23+ |
QFP |
89630 |
當(dāng)天發(fā)貨全新原裝現(xiàn)貨 |
詢價 |