首頁>QL2003-0PF100I>規(guī)格書詳情

QL2003-0PF100I中文資料etc未分類制造商數(shù)據(jù)手冊PDF規(guī)格書

QL2003-0PF100I
廠商型號(hào)

QL2003-0PF100I

功能描述

3.3V and 5.0V pASIC-R 2 FPGA Combining Speed, Density, Low Cost and Flexibility

文件大小

333.22 Kbytes

頁面數(shù)量

10

生產(chǎn)廠商 List of Unclassifed Manufacturers
企業(yè)簡稱

ETC1etc未分類制造商

中文名稱

未分類制造商

原廠標(biāo)識(shí)
數(shù)據(jù)手冊

下載地址一下載地址二

更新時(shí)間

2025-1-5 11:10:00

QL2003-0PF100I規(guī)格書詳情

[QuickLogic]

PRODUCT SUMMARY

The QL2003 is a 3,000 usable ASIC gate, 5,000 usable PLD gate member of the pASIC 2 family of FPGAs. pASIC 2 FPGAs employ a unique combination of architecture, technology, and software tools to provide high speed, high usable density, low price, and flexibility in the same devices. The flexibility and speed make pASIC 2 devices an efficient and high performance silicon solution for designs described using HDLs such as Verilog and VHDL, as well as schematics.

FEATURES

Ultimate Verilog/VHDL Silicon Solution

- Abundant, high-speed interconnect eliminates manual routing

- Flexible logic cell provides high efficiency and performance

- Design tools produce fast, efficient Verilog/VHDL synthesis

Speed, Density, Low Cost and Flexibility in One Device

- 16-bit counter speeds exceeding 200 MHz

- 3,000 usable ASIC gates, 5,000 usable PLD gates, 118 I/Os

- 3-layer metal ViaLink? process for small die sizes

- 100 routable and pin-out maintainable

Advanced Logic Cell and I/O Capabilities

- Complex functions (up to 16 inputs) in a single logic cell

- High synthesis gate utilization from logic cell fragments

- Full IEEE Standard JTAG boundary scan capability

- Individually-controlled input/feedback registers and OEs on all I/O pins

Other Important Family Features

- 3.3V and 5.0V operation with low standby power

- I/O pin-compatibility between different devices in the same packages

- PCI compliant (at 5.0V), full speed 33 MHz implementations

- High design security provided by security fuses

Total of 118 I/O Pins

- 110 bidirectional input/output pins, PCI-compliant at 5.0V in -1/-2 speed grades

- 4 high-drive input-only pins

- 4 high-drive input/distributed network pins

Four Low-Skew (less than 0.5ns) Distributed Networks

- Two array networks available to logic cell flip-flop clock, set, and reset - each driven by an input-only pin

- Two global clock/control networks available to F1 logic input, and logic cell flip-flop clock, set, reset; input and I/O register clock, reset, enable; and output enable controls - each driven by an input-only pin, or any input or I/O pin, or any logic cell output or I/O cell feedback

High Performance

- Input + logic cell + output delays under 6 ns

- Datapath speeds exceeding 225 MHz

- Counter speeds over 200 MHz

產(chǎn)品屬性

  • 型號(hào):

    QL2003-0PF100I

  • 功能描述:

    3.3V and 5.0V pASIC-R 2 FPGA Combining Speed, Density, Low Cost and Flexibility

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
QUICKL
23+
QFP
3000
一級(jí)代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、
詢價(jià)
QUICKLOGI
24+
TQFP
35200
一級(jí)代理/放心采購
詢價(jià)
QUICKLOG
23+
QFP
50000
全新原裝正品現(xiàn)貨,支持訂貨
詢價(jià)
QUALCOMM
23+
TQFP
7000
絕對全新原裝!現(xiàn)貨!特價(jià)!請放心訂購!
詢價(jià)
QUICKL
QFP
899933
集團(tuán)化配單-有更多數(shù)量-免費(fèi)送樣-原包裝正品現(xiàn)貨-正規(guī)
詢價(jià)
QUICKLOG
21+
QFP
13880
公司只售原裝,支持實(shí)單
詢價(jià)
QUICKLOG
20+
QFP
500
樣品可出,優(yōu)勢庫存歡迎實(shí)單
詢價(jià)
24+
5000
公司存貨
詢價(jià)
QUICKLOGIC
2402+
PLCC-68
8324
原裝正品!實(shí)單價(jià)優(yōu)!
詢價(jià)
QUICKLOG
22+
QFP100
5000
全新原裝現(xiàn)貨!自家?guī)齑?
詢價(jià)