QL2009中文資料ETC數(shù)據(jù)手冊PDF規(guī)格書
QL2009規(guī)格書詳情
[QuickLogic]
PRODUCT SUMMARY
The QL2009 is a 9,000 usable ASIC gate,16,000 usable PLD gate member of the pASIC 2 family of FPGAs. pASIC 2 FPGAs employ a unique combination of architecture, technology, and software tools to provide high speed, high usable density, low price, and flexibility in the same devices. The flexibility and speed make pASIC 2 devices an efficient and high performance silicon solution for designs described using HDLs such as Verilog and VHDL, as well as schematics.
FEATURES
Ultimate Verilog/VHDL Silicon Solution
- Abundant, high-speed interconnect eliminates manual routing
- Flexible logic cell provides high efficiency and performance
- Design tools produce fast, efficient Verilog/VHDL synthesis
Speed, Density, Low Cost and Flexibility in One Device
- 16-bit counter speeds exceeding 200 MHz
- 9,000 usable ASIC gates, 16,000 usable PLD gates, 225 I/Os
- 3-layer metal ViaLink? process for small die sizes
- 100 routable and pin-out maintainable
Advanced Logic Cell and I/O Capabilities
- Complex functions (up to 16 inputs) in a single logic cell
- High synthesis gate utilization from logic cell fragments
- Full IEEE Standard JTAG boundary scan capability
- Individually-controlled input/feedback registers and OEs on all I/O pins
Other Important Family Features
- 3.3V and 5.0V operation with low standby power
- I/O pin-compatibility between different devices in the same packages
- PCI compliant (at 5.0V), full speed 33 MHz implementations
- High design security provided by security fuses
Total of 225 I/O Pins
- 217 bidirectional input/output pins, PCI-compliant at 5.0V in -1/-2 speed grades
- 4 high-drive input-only pins
- 4 high-drive input/distributed network pins
Four Low-Skew (less than 0.5ns) Distributed Networks
- Two array networks available to logic cell flip-flop clock, set, and reset - each driven by an input-only pin
- Two global clock/control networks available to F1 logic input, and logic cell flip-flop clock, set, reset; input and I/O register clock, reset, enable; and output enable controls - each driven by an input-only pin, or any input or I/O pin, or any logic cell output or I/O cell feedback
High Performance
- Input + logic cell + output delays under 6 ns
- Datapath speeds exceeding 225 MHz
- Counter speeds over 200 MHz
產(chǎn)品屬性
- 型號:
QL2009
- 功能描述:
3.3V and 5.0V pASIC? 2 FPGA Combining Speed, Density, Low Cost and Flexibility
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
QUICKLOGIC |
2023+ |
QFP-208 |
50000 |
原裝現(xiàn)貨 |
詢價(jià) | ||
QUKLOG |
23+ |
NA/ |
3710 |
原廠直銷,現(xiàn)貨供應(yīng),賬期支持! |
詢價(jià) | ||
QUICKLOGIC |
22+ |
QFP208 |
100000 |
代理渠道/只做原裝/可含稅 |
詢價(jià) | ||
QUICKLOGIC |
22+ |
QFP208 |
354000 |
詢價(jià) | |||
QUICKLOGIC |
QFP-208 |
68500 |
一級代理 原裝正品假一罰十價(jià)格優(yōu)勢長期供貨 |
詢價(jià) | |||
QUICKLOGIC |
1948+ |
TQFP144 |
6852 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價(jià) | ||
QUICKLOGIC |
2023+ |
80000 |
一級代理/分銷渠道價(jià)格優(yōu)勢 十年芯程一路只做原裝正品 |
詢價(jià) | |||
QLOG |
23+ |
65480 |
詢價(jià) | ||||
QUICKLOGIC |
22+ |
QFP |
3000 |
原裝現(xiàn)貨 |
詢價(jià) | ||
QUICKLOG |
QFP |
98900 |
原廠集團(tuán)化配單-有更多數(shù)量-免費(fèi)送樣-原包裝正品現(xiàn)貨- |
詢價(jià) |
相關(guān)庫存
更多- QL2007-0PL84I
- QL2007-1PL84I
- QL2007
- QL2007-0PQ208C
- QL2007-XPF144C
- QL2007-0PF144C
- QL2007-XPF144I
- QL2009-2PB256I
- QL2009-XPQ208C
- QL2009-0PQ208C
- QL2009-2PQ208I
- QL2009-XPB256C
- QL2009-0PF144C
- QL2009-0PQ208I
- QL2009-1PF144I
- QL2009-2PB256C
- QL2009-1PQ208I
- QL2009-1PB256I
- QL2009-0PF144I
- QL2009-1PB256C
- QL2009-1PF144C
- QL2009-2PF144C
- QL2009-0PB256C
- QL2009-XPF144C
- QL2009-XPB256I
- QL2009-0PB256I
- QL2009-XPF144I
- QL2009-2PQ208C
- QL2009-1PQ208C
- QL2009-XPQ208I
- QL2009-2PF144I