首頁>QL30250PB256M>規(guī)格書詳情
QL30250PB256M中文資料etc未分類制造商數(shù)據(jù)手冊PDF規(guī)格書

廠商型號 |
QL30250PB256M |
功能描述 | 25,000 Usable PLD Gate pASIC 3 FPGA Combining High Performance and High Density |
文件大小 |
528.06 Kbytes |
頁面數(shù)量 |
17 頁 |
生產(chǎn)廠商 | List of Unclassifed Manufacturers |
企業(yè)簡稱 |
ETC1【etc未分類制造商】 |
中文名稱 | 未分類制造商 |
原廠標識 | ![]() |
數(shù)據(jù)手冊 | |
更新時間 | 2025-2-28 19:01:00 |
人工找貨 | QL30250PB256M價格和庫存,歡迎聯(lián)系客服免費人工找貨 |
QL30250PB256M規(guī)格書詳情
[QUICK LOGIC]
Product Summary
The pASIC 3 FPGA family features up to 60,000 usable PLD gates. pASIC 3 FPGAs are fabricated on a 0.35mm four-layer metal process using Quick Logic’s patented ViaLink technology to provide a unique combination of high performance, high density, low cost, and extreme ease-of-use.
Device Highlights
High Performance and High Density
■60,000 Usable PLD Gates with 316 I/Os
■16-bit counter speeds over 300 MHZ, data path speeds over 400 MHz
■0.35um four-layer metal non-volatile CMOS process for smallest die sizes
Easy to Use/Fast Development Cycles
■100 routable with 100 utilization and complete pin-out stability
■Variable-grain logic cells provide high performance and 100 utilization
■Comprehensive design tools include high quality Verilog/VHDL synthesis
Advanced I/O Capabilities
■Interfaces with both 3.3 volt and 5.0 volt devices
■PCI compliant with 3.3V and 5.0V buses for -1/-2 speed grades
■Full JTAG boundary scan
■Registered I/O cells with individually controlled clocks and output enables
Features
Total of 180 I/O pins
■308 bidirectional input/output pins, PCI-compliant for 5.0 volt and 3.3 volt buses for -1/-2 speed grades
■8 high-drive input/distributed network pins Eight Low-Skew Distributed Networks
■Two array clock/control networks available to the logic cell flip-flop clock, set and reset inputs - each
driven by an input-only pin
■Up to six global clock/control networks available to the logic cell F1, clock, set and reset inputs and the input and I/O register clock, reset and enable inputs as well as the output enable control - each driven by an input-only or I/O pin, or any logic cell output or I/O cell feedback High Performance
■Input + logic cell + output total delays under 6 ns
■Data path speeds exceeding 400 MHz
■Counter speeds over 300 MHz
產(chǎn)品屬性
- 型號:
QL30250PB256M
- 功能描述:
25,000 Usable PLD Gate pASIC 3 FPGA Combining High Performance and High Density
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
QUICKLOGIC |
06+ |
QFP144 |
1000 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
QUICKLOGIC |
2025+ |
TQFP144 |
3827 |
全新原廠原裝產(chǎn)品、公司現(xiàn)貨銷售 |
詢價 | ||
QUICKLO |
22+ |
QFP |
9852 |
只做原裝正品現(xiàn)貨,或訂貨假一賠十! |
詢價 | ||
QUICKLO |
23+ |
QFP |
5 |
原裝現(xiàn)貨假一賠十 |
詢價 | ||
QUICKLOGIC |
QFP144 |
699839 |
集團化配單-有更多數(shù)量-免費送樣-原包裝正品現(xiàn)貨-正規(guī) |
詢價 | |||
QUICKLOGIC |
2138+ |
TQFP |
8960 |
專營BGA,QFP原裝現(xiàn)貨,假一賠十 |
詢價 | ||
QUANTUM |
0943+ |
QFP-144 |
10790 |
只做原廠原裝,認準寶芯創(chuàng)配單專家 |
詢價 | ||
QUALCOMM |
23+ |
TQFP |
4500 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售 |
詢價 | ||
QUICKLOGIC |
589220 |
16余年資質(zhì) 絕對原盒原盤 更多數(shù)量 |
詢價 | ||||
QUALCOMM |
22+ |
BGA |
3000 |
原裝正品,支持實單 |
詢價 |