首頁(yè)>QL30250PB256M>規(guī)格書(shū)詳情

QL30250PB256M中文資料etc未分類制造商數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

QL30250PB256M
廠商型號(hào)

QL30250PB256M

功能描述

25,000 Usable PLD Gate pASIC 3 FPGA Combining High Performance and High Density

文件大小

528.06 Kbytes

頁(yè)面數(shù)量

17 頁(yè)

生產(chǎn)廠商 List of Unclassifed Manufacturers
企業(yè)簡(jiǎn)稱

ETC1etc未分類制造商

中文名稱

未分類制造商

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二

更新時(shí)間

2025-1-14 8:36:00

QL30250PB256M規(guī)格書(shū)詳情

[QUICK LOGIC]

Product Summary

The pASIC 3 FPGA family features up to 60,000 usable PLD gates. pASIC 3 FPGAs are fabricated on a 0.35mm four-layer metal process using Quick Logic’s patented ViaLink technology to provide a unique combination of high performance, high density, low cost, and extreme ease-of-use.

Device Highlights

High Performance and High Density

■60,000 Usable PLD Gates with 316 I/Os

■16-bit counter speeds over 300 MHZ, data path speeds over 400 MHz

■0.35um four-layer metal non-volatile CMOS process for smallest die sizes

Easy to Use/Fast Development Cycles

■100 routable with 100 utilization and complete pin-out stability

■Variable-grain logic cells provide high performance and 100 utilization

■Comprehensive design tools include high quality Verilog/VHDL synthesis

Advanced I/O Capabilities

■Interfaces with both 3.3 volt and 5.0 volt devices

■PCI compliant with 3.3V and 5.0V buses for -1/-2 speed grades

■Full JTAG boundary scan

■Registered I/O cells with individually controlled clocks and output enables

Features

Total of 180 I/O pins

■308 bidirectional input/output pins, PCI-compliant for 5.0 volt and 3.3 volt buses for -1/-2 speed grades

■8 high-drive input/distributed network pins Eight Low-Skew Distributed Networks

■Two array clock/control networks available to the logic cell flip-flop clock, set and reset inputs - each

driven by an input-only pin

■Up to six global clock/control networks available to the logic cell F1, clock, set and reset inputs and the input and I/O register clock, reset and enable inputs as well as the output enable control - each driven by an input-only or I/O pin, or any logic cell output or I/O cell feedback High Performance

■Input + logic cell + output total delays under 6 ns

■Data path speeds exceeding 400 MHz

■Counter speeds over 300 MHz

產(chǎn)品屬性

  • 型號(hào):

    QL30250PB256M

  • 功能描述:

    25,000 Usable PLD Gate pASIC 3 FPGA Combining High Performance and High Density

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
QUALCOMM
22+
BGA
3000
原裝正品,支持實(shí)單
詢價(jià)
QUALCOMM
16+
QFP
2500
進(jìn)口原裝現(xiàn)貨/價(jià)格優(yōu)勢(shì)!
詢價(jià)
QUICKLO
07+
QFP
5
剛到現(xiàn)貨加微13425146986
詢價(jià)
QUICKLO
23+
QFP
5
原裝現(xiàn)貨假一賠十
詢價(jià)
QUALCOMM/高通
23+
QFP
89630
當(dāng)天發(fā)貨全新原裝現(xiàn)貨
詢價(jià)
QUANTUM
0943+
QFP-144
10790
只做原廠原裝,認(rèn)準(zhǔn)寶芯創(chuàng)配單專家
詢價(jià)
QUICKLOGIC
2023+
QFP144
8800
正品渠道現(xiàn)貨 終端可提供BOM表配單。
詢價(jià)
QUICKLOGIC
2023+
QFP144
80000
一級(jí)代理/分銷渠道價(jià)格優(yōu)勢(shì) 十年芯程一路只做原裝正品
詢價(jià)
QUICKLOGIC
06+
QFP144
1000
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價(jià)
QUICKLOGIC
23+
QFP
1004
全新原裝現(xiàn)貨
詢價(jià)