首頁(yè)>QL3060-0PL84M>規(guī)格書(shū)詳情
QL3060-0PL84M中文資料etc未分類(lèi)制造商數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

廠商型號(hào) |
QL3060-0PL84M |
功能描述 | 60,000 Usable PLD Gate pASIC3 FPGA Combining High Performance and High Density |
文件大小 |
239.12 Kbytes |
頁(yè)面數(shù)量 |
14 頁(yè) |
生產(chǎn)廠商 | List of Unclassifed Manufacturers |
企業(yè)簡(jiǎn)稱(chēng) |
ETC1【etc未分類(lèi)制造商】 |
中文名稱(chēng) | 未分類(lèi)制造商 |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-5-24 22:30:00 |
人工找貨 | QL3060-0PL84M價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
QL3060-0PL84M規(guī)格書(shū)詳情
[QUICK LOGIC]
Product Summary
The pASIC 3 FPGA family features up to 60,000 usable PLD gates. pASIC 3 FPGAs are fabricated on a 0.35mm four-layer metal process using Quick Logic’s patented ViaLink technology to provide a unique combination of high performance, high density, low cost, and extreme ease-of-use.
Device Highlights
High Performance and High Density
■60,000 Usable PLD Gates with 316 I/Os
■16-bit counter speeds over 300 MHZ, data path speeds over 400 MHz
■0.35um four-layer metal non-volatile CMOS process for smallest die sizes
Easy to Use/Fast Development Cycles
■100 routable with 100 utilization and complete pin-out stability
■Variable-grain logic cells provide high performance and 100 utilization
■Comprehensive design tools include high quality Verilog/VHDL synthesis
Advanced I/O Capabilities
■Interfaces with both 3.3 volt and 5.0 volt devices
■PCI compliant with 3.3V and 5.0V buses for -1/-2 speed grades
■Full JTAG boundary scan
■Registered I/O cells with individually controlled clocks and output enables
Features
Total of 180 I/O pins
■308 bidirectional input/output pins, PCI-compliant for 5.0 volt and 3.3 volt buses for -1/-2 speed grades
■8 high-drive input/distributed network pins Eight Low-Skew Distributed Networks
■Two array clock/control networks available to the logic cell flip-flop clock, set and reset inputs - each
driven by an input-only pin
■Up to six global clock/control networks available to the logic cell F1, clock, set and reset inputs and the input and I/O register clock, reset and enable inputs as well as the output enable control - each driven by an input-only or I/O pin, or any logic cell output or I/O cell feedback High Performance
■Input + logic cell + output total delays under 6 ns
■Data path speeds exceeding 400 MHz
■Counter speeds over 300 MHz
產(chǎn)品屬性
- 型號(hào):
QL3060-0PL84M
- 功能描述:
60,000 Usable PLD Gate pASIC3 FPGA Combining High Performance and High Density
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
QUICKLO |
24+ |
QFP |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增 |
詢(xún)價(jià) | ||
QUALCOMM |
23+ |
BGA |
4500 |
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷(xiāo)售 |
詢(xún)價(jià) | ||
QUICKLOG |
25+ |
QFP |
996880 |
只做原裝,歡迎來(lái)電資詢(xún) |
詢(xún)價(jià) | ||
QUICKLOG |
99+ |
QFP |
992 |
一級(jí)代理,專(zhuān)注軍工、汽車(chē)、醫(yī)療、工業(yè)、新能源、電力 |
詢(xún)價(jià) | ||
QUALCOMM |
23+ |
BGA |
3600 |
絕對(duì)全新原裝!現(xiàn)貨!特價(jià)!請(qǐng)放心訂購(gòu)! |
詢(xún)價(jià) | ||
EVERLIGHT |
新 |
2500 |
全新原裝 貨期兩周 |
詢(xún)價(jià) | |||
24+ |
5000 |
公司存貨 |
詢(xún)價(jià) | ||||
QUICKLOG |
23+ |
QFP |
98900 |
原廠原裝正品現(xiàn)貨!! |
詢(xún)價(jià) | ||
QUICK |
BGA |
68500 |
一級(jí)代理 原裝正品假一罰十價(jià)格優(yōu)勢(shì)長(zhǎng)期供貨 |
詢(xún)價(jià) | |||
QUICKLOGIC |
23+ |
QFP |
11200 |
原廠授權(quán)一級(jí)代理、全球訂貨優(yōu)勢(shì)渠道、可提供一站式BO |
詢(xún)價(jià) |