首頁>RC31008AQ00GL2BD0>規(guī)格書詳情
RC31008AQ00GL2BD0中文資料瑞薩數(shù)據(jù)手冊PDF規(guī)格書
RC31008AQ00GL2BD0規(guī)格書詳情
Features
? 169fs RMS typical phase jitter
? PCIe? Gen6 Common Clock (CC) 27fs RMS
? Compliant with ITU-T G.8262 and G.8262.1 for
synchronous Ethernet Equipment Clock
(EEC/eEEC)
? Jitter attenuation with programmable loop
bandwidth from 0.1Hz to 12kHz
? 1kHz to 650MHz LVDS/LP-HCSL outputs
? 1kHz to 200MHz LVCMOS outputs
? Simple AC-coupling to LVPECL and CML
? Integrated 100? and 85? LP-HCSL terminations
? JESD204B/C support on differential or singleended
outputs with DC-coupling or AC-coupling
? Up to four single-ended or two differential clock
inputs; one crystal/TCXO/OCXO input
? Programmable General Purpose Inputs (GPI × 4)
and General Purpose Input/Outputs (GPIO × 5)
? 1MHz I2C, 400kHz SMBus, or 20MHz SPI support
Configuration via internal One-Time Programmable
(OTP) memory (up to 27 different configurations),
serial interface, or external I2C EEPROM.
? Factory programmable internal OTP
? 1.8V, 2.5V, 3.3V, -40° to +85°C operation
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TDK |
22+23+ |
SMD |
8000 |
新到現(xiàn)貨,只做原裝進口 |
詢價 | ||
TDK |
00+ |
SMD |
150000 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
PHILIPS/飛利浦 |
97+ |
RES-CH |
880000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價 | ||
PHYCOMP |
23+ |
640 |
專做原裝正品,假一罰百! |
詢價 | |||
Roches |
21+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票! |
詢價 | |||
222J |
新 |
3687 |
全新原裝 貨期兩周 |
詢價 | |||
TDK |
24+ |
SMD |
5000 |
全新原裝正品,現(xiàn)貨銷售 |
詢價 | ||
PHYCOMP |
24+ |
640 |
詢價 | ||||
ELNA |
2022+ |
DIP |
79000 |
原廠代理 終端免費提供樣品 |
詢價 | ||
RENESAS |
20000 |
原裝現(xiàn)貨,可追溯原廠渠道 |
詢價 |