首頁>RC38612>規(guī)格書詳情

RC38612中文資料瑞薩數(shù)據(jù)手冊(cè)PDF規(guī)格書

RC38612
廠商型號(hào)

RC38612

功能描述

Radio Access Network Equipment Synchronizer

文件大小

2.27388 Mbytes

頁面數(shù)量

99

生產(chǎn)廠商 Renesas Technology Corp
企業(yè)簡(jiǎn)稱

RENESAS瑞薩

中文名稱

瑞薩科技有限公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-28 17:08:00

RC38612規(guī)格書詳情

Features

? Six independent timing channels

? Each can act as a frequency synthesizer, jitter attenuator,

Digitally Controlled Oscillator (DCO), or Digital Phase Lock

Loop (DPLL)

? Generates output frequencies that are independent of input

frequencies via a Fractional Output Divider (FOD)

? Each FOD supports output phase tuning with 1ps

? 12 differential / 24 LVCMOS outputs

? Any frequency from 0.5Hz to 1GHz (250MHz for LVCMOS)

? Jitter below 150fs RMS (10kHz to 20MHz)

? Supports LVCMOS, LVDS, LVPECL, HCSL, CML, SSTL,

and HSTL output modes

? Differential output swing is selectable: 400mV / 650mV /

800mV / 910mV

? Independent output voltages of 3.3V, 2.5V, or 1.8V

? LVCMOS additionally supports 1.5V or 1.2V swings

? The clock phase of each output is individually programmable

in 1ns to 2ns steps with a total range of ±180°

? 5 differential / 10 single-ended clock inputs

? Supports any frequency from 0.5Hz to 1GHz

? Any input can be mapped to any or all of the timing channels

? Redundant inputs frequency independent of each other

? Any input can be designated as external frame/sync pulse of

EPPS (even pulse per second), 1PPS (Pulse per Second),

5PPS, 10PPS, 50Hz, 100Hz, 1 kHz, 2 kHz, 4kHz, and 8kHz

associated with a selectable reference clock input

? Per-input programmable phase offset of up to ±1.638?s in

1ps steps

? Three GPIOs can be configured as single-ended clock inputs

supporting frequencies from 0.5Hz to 150MHz

? Reference monitors qualify/disqualify references depending on

LOS, activity, frequency monitoring, and/or LOS input pins

? Loss of Signal (LOS) input pins (via GPIOs) can be assigned

to any input clock reference

? Automatic reference selection state machines select the active

reference for each DPLL based on the reference monitors,

priority tables, revertive / non-revertive, and other

programmable settings

? System APLL operates from fundamental-mode crystal: 25MHz

to 54MHz or from a crystal oscillator

? System DPLL accepts an XO, TCXO, or OCXO operating at

virtually any frequency from 1MHz to 150MHz

? DPLLs can be configured as DCOs to synthesize Precision

Time Protocol (PTP) / IEEE 1588 clocks

? DCOs generate PTP based clocks with frequency resolution

less than 1.11 × 10-16

? DPLL Phase detectors can be used as Time-to-Digital

Converters (TDC) with precision below 1ps

? TDCs are readable at periods from 1ms to 100s

? DPLL Digital Loop Filters (DLFs) are programmable with cut off

frequencies from 0.09mHz to 12kHz

? DPLL architecture supports the use of external DLFs

implemented in software

? DPLL/DCO channels share frequency information using the

Combo Bus to simplify compliance with ITU-T G.8273.2

? Switching between DPLL and DCO modes is hitless and

dynamic

? Supports 1MHz I2

C or 50MHz SPI serial processor ports

? Can configure itself automatically after reset via:

? Internal customer-definable One-Time Programmable (OTP)

memory with up to 16 different configurations

? Standard external I2C EEPROM is serial port in I2C mode

? 1149.1 JTAG Boundary Scan

? 10 × 10 × 0.9 mm 72-QFN package

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫存 備注 價(jià)格
ST
SOP-20
36900
集團(tuán)化配單-有更多數(shù)量-免費(fèi)送樣-原包裝正品現(xiàn)貨-正規(guī)
詢價(jià)
原廠
原廠封裝
1333
一級(jí)代理 原裝正品假一罰十價(jià)格優(yōu)勢(shì)長(zhǎng)期供貨
詢價(jià)
INTEL
22+23+
BGA
25482
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨
詢價(jià)
ST
23+
SOP-20
16900
正規(guī)渠道,只有原裝!
詢價(jià)
INTEL
19+
BGA
256800
原廠代理渠道,每一顆芯片都可追溯原廠;
詢價(jià)
TriadMagnetics
5
全新原裝 貨期兩周
詢價(jià)
Mini-Circuits
2023+
LM1850
100
專業(yè)銷售MINI電子元件,常年備有大量庫存
詢價(jià)
ST
22+
SOP-20
16900
支持樣品 原裝現(xiàn)貨 提供技術(shù)支持!
詢價(jià)
24+
5000
公司存貨
詢價(jià)
PH
23+
DIP陶瓷
5000
原裝正品,假一罰十
詢價(jià)