S12CRGV6中文資料恩智浦?jǐn)?shù)據(jù)手冊PDF規(guī)格書
S12CRGV6規(guī)格書詳情
Features
HCS12X Core
– 16-bit HCS12X CPU
i. Upward compatible with MC9S12 instruction set
ii. Interrupt stacking and programmer’s model identical to MC9S12
iii. Instruction queue
iv. Enhanced indexed addressing
v. Enhanced instruction set
– EBI (External Bus Interface)
– MMC (Module Mapping Control)
– INT (Interrupt Controller)
– DBG (Debug module to monitor HCS12X CPU and XGATE bus activity)
– BDM (Background Debug Mode)
XGATE (Peripheral Co-Processo)
– Parallel processing module offloads the CPU by providing high speed data processing and
transfer
– Data transfer between Flash EEPROM, RAM, peripheral modules and I/O ports
PIT (Periodic Interrupt Timer)
– Four timers with independent time-out periods
– Time-out periods selectable between 1 and 224 bus clock cycles
CRG (Clock and Reset Generator)
– Low noise/low power pierce oscillator
– PLL
– COP watchdog
– Real time interrupt
– Clock monitor
– Fast wake-up from Stop Mode
8-bit ports with interrupt functionality
– Digital filtering
– Programmable rising or falling edge trigger
Memory
– 512K byte Flash EEPROM
– 4K byte EEPROM
– 32K byte RAM
One 8-channel and one 16 channel Analog-to-Digital Converter
– 10-bit resolution
– External conversion trigger capability
Five 1M bit per second, CAN 2.0 A, B software compatible modules
– Five receive and three transmit buffers
– Flexible identifier filter programmable as 2 x 32 bit, 4 x 16 bit or 8 x 8 bit
– Four separate interrupt channels for Rx, Tx, error and wake-up
– Low-pass filter wake-up function
– Loop-back for self test operation
ECT (Enhanced Capture Timer)
– 16-bit main counter with 7-bit prescaler
– 8 programmable input capture or output compare channels
– Four 8-bit or two 16-bit pulse accumulators
8 PWM channels
– Programmable period and duty cycle
– 8-bit 8-channel or 16-bit 4-channel
– Separate control for each pulse width and duty cycle
– Center-aligned or left-aligned outputs
– Programmable clock select logic with a wide range of frequencies
– Fast emergency shutdown input
– Usable as interrupt inputs
Serial interfaces
– Six asynchronous Serial Communication Interfaces (SCI) with additional LIN support and
selectable IrDA 1.4 return-to-zero-inverted (RZI) format with programmable pulse width
– Three Synchronous Serial Peripheral Interfaces (SPI)
IIC (Two Inter-IC Bus modules)
– Compatible with IIC Bus standard
– Multi-master operation
– Software programmable for one of 256 different serial clock frequencies
On chip Voltage Regulator
– Two parallel, linear voltage regulators with bandgap reference
– Low Voltage detect (LVD) with Low Voltage Interrupt (LVI)
– Power On Reset (POR) circuit
– 3.3V - 5.5V operation
– Low Voltage Reset (LVR)
– Ultra Low Power Wake-up Timer
144 Pin LQFP, 112-Pin LQFP package and 80-Pin QFP package
– I/O lines with 5V input and drive capability
– Input threshold on external bus interface inputs switchable for 3.3V or 5V operation
– 5V A/D converter inputs
– Operation at 80MHz equivalent to 40MHz bus speed
Development support
– Single-wire background debug? mode (BDM)
– 4 on-chip hardware breakpoints
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
HENLV |
22+23+ |
DIP |
5870 |
一切實報只做原裝正品現(xiàn)貨 |
詢價 | ||
VISHAY/威世 |
d1205020055p5200 |
d120502005 5 p5 |
80000 |
全新原裝現(xiàn)貨 樣品可售 |
詢價 | ||
GeneSiC |
1935+ |
N/A |
55 |
加我qq或微信,了解更多詳細信息,體驗一站式購物 |
詢價 | ||
GeneSiC |
22+ |
NA |
55 |
加我QQ或微信咨詢更多詳細信息, |
詢價 | ||
24+ |
N/A |
67000 |
一級代理-主營優(yōu)勢-實惠價格-不悔選擇 |
詢價 | |||
HENLV恒率 |
23+ |
SIP |
11200 |
原廠授權(quán)一級代理、全球訂貨優(yōu)勢渠道、可提供一站式BO |
詢價 | ||
HenLv(恒率) |
23+ |
6000 |
誠信服務(wù),絕對原裝原盤 |
詢價 | |||
FREESCALE |
23+ |
NA |
19960 |
只做進口原裝,終端工廠免費送樣 |
詢價 | ||
HENLV恒率 |
2021+ |
SIP |
100500 |
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨 |
詢價 | ||
GeneSiC Semiconductor |
24+ |
DO-4 |
9350 |
獨立分銷商 公司只做原裝 誠心經(jīng)營 免費試樣正品保證 |
詢價 |