首頁>SN54LS373_V01>規(guī)格書詳情

SN54LS373_V01中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書

SN54LS373_V01
廠商型號

SN54LS373_V01

功能描述

OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS

文件大小

1.58154 Mbytes

頁面數(shù)量

32

生產(chǎn)廠商 Texas Instruments
企業(yè)簡稱

TI1德州儀器

中文名稱

德州儀器官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-2-4 22:50:00

SN54LS373_V01規(guī)格書詳情

Choice of Eight Latches or Eight D-Type

Flip-Flops in a Single Package

3-State Bus-Driving Outputs

Full Parallel Access for Loading

Buffered Control Inputs

Clock-Enable Input Has Hysteresis to

Improve Noise Rejection (’S373 and ’S374)

P-N-P Inputs Reduce DC Loading on Data

Lines (’S373 and ’S374)

description

These 8-bit registers feature 3-state outputs

designed specifically for driving highly capacitive

or relatively low-impedance loads. The

high-impedance 3-state and increased

high-logic-level drive provide these registers with

the capability of being connected directly to and

driving the bus lines in a bus-organized system

without need for interface or pullup components.

These devices are particularly attractive for

implementing buffer registers, I/O ports,

bidirectional bus drivers, and working registers.

The eight latches of the ’LS373 and ’S373 are

transparent D-type latches, meaning that while

the enable (C or CLK) input is high, the Q outputs

follow the data (D) inputs. When C or CLK is taken

low, the output is latched at the level of the data

that was set up.

The eight flip-flops of the ’LS374 and ’S374 are

edge-triggered D-type flip-flops. On the positive

transition of the clock, the Q outputs are set to the

logic states that were set up at the D inputs.

Schmitt-trigger buffered inputs at the enable/clock lines of the ’S373 and ’S374 devices simplify system design

as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered

output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic

levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines

significantly.

OC does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new

data can be entered, even while the outputs are off.

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
TI
23+
NA
6500
全新原裝假一賠十
詢價
TI
2020+
CDIP20
80000
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增
詢價
TI
24+
111
16800
絕對原裝進(jìn)口現(xiàn)貨,假一賠十,價格優(yōu)勢!?
詢價
TI/德州儀器
23+
DIP
90000
只做自庫存深圳可交貨
詢價
TI
23+
DIP
3200
絕對全新原裝!優(yōu)勢供貨渠道!特價!請放心訂購!
詢價
TI
19+
CDIP
2539
原廠代理渠道,每一顆芯片都可追溯原廠;
詢價
TI
24+
n/a
3000
自己現(xiàn)貨
詢價
TI
23+
LCC-20
5000
原裝正品,假一罰十
詢價
TI
24+
CDIP-20
28500
授權(quán)代理直銷,原廠原裝現(xiàn)貨,假一罰十,特價銷售
詢價
TI
18+
CDIP
85600
保證進(jìn)口原裝可開17%增值稅發(fā)票
詢價