首頁>SN54S373>規(guī)格書詳情

SN54S373中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書

SN54S373
廠商型號

SN54S373

功能描述

OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS

文件大小

1.58154 Mbytes

頁面數(shù)量

32

生產(chǎn)廠商 Texas Instruments
企業(yè)簡稱

TI1德州儀器

中文名稱

德州儀器官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-22 8:00:00

SN54S373規(guī)格書詳情

Choice of Eight Latches or Eight D-Type

Flip-Flops in a Single Package

3-State Bus-Driving Outputs

Full Parallel Access for Loading

Buffered Control Inputs

Clock-Enable Input Has Hysteresis to

Improve Noise Rejection (’S373 and ’S374)

P-N-P Inputs Reduce DC Loading on Data

Lines (’S373 and ’S374)

description

These 8-bit registers feature 3-state outputs

designed specifically for driving highly capacitive

or relatively low-impedance loads. The

high-impedance 3-state and increased

high-logic-level drive provide these registers with

the capability of being connected directly to and

driving the bus lines in a bus-organized system

without need for interface or pullup components.

These devices are particularly attractive for

implementing buffer registers, I/O ports,

bidirectional bus drivers, and working registers.

The eight latches of the ’LS373 and ’S373 are

transparent D-type latches, meaning that while

the enable (C or CLK) input is high, the Q outputs

follow the data (D) inputs. When C or CLK is taken

low, the output is latched at the level of the data

that was set up.

The eight flip-flops of the ’LS374 and ’S374 are

edge-triggered D-type flip-flops. On the positive

transition of the clock, the Q outputs are set to the

logic states that were set up at the D inputs.

Schmitt-trigger buffered inputs at the enable/clock lines of the ’S373 and ’S374 devices simplify system design

as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered

output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic

levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines

significantly.

OC does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new

data can be entered, even while the outputs are off.

產(chǎn)品屬性

  • 型號:

    SN54S373

  • 制造商:

    Texas Instruments

供應商 型號 品牌 批號 封裝 庫存 備注 價格
S
2023+
DIP20
80000
一級代理/分銷渠道價格優(yōu)勢 十年芯程一路只做原裝正品
詢價
TI
2020+
CDIP-20
80000
只做自己庫存,全新原裝進口正品假一賠百,可開13%增
詢價
TEXAS
24+
CDIP
19800
絕對原裝進口現(xiàn)貨,假一賠十,價格優(yōu)勢!
詢價
TI/TEXAS
23+
原廠封裝
8931
詢價
TI/德州儀器
CDIP
90000
集團化配單-有更多數(shù)量-免費送樣-原包裝正品現(xiàn)貨-正規(guī)
詢價
TI
24+
CDIP|20
71000
免費送樣原盒原包現(xiàn)貨一手渠道聯(lián)系
詢價
TI/德州儀器
23+
DIP
66800
原廠授權一級代理,專注汽車、醫(yī)療、工業(yè)、新能源!
詢價
TI
24+
DIP
15000
TI一級代理商原裝進口現(xiàn)貨
詢價
TI
22+23+
CDIP-20
34517
絕對原裝正品全新進口深圳現(xiàn)貨
詢價
TI/德州儀器
22+
DIP
9000
原裝正品
詢價