- IC/元器件
- PDF資料
- 商情資訊
首頁>SN54SC2T74-SEP>規(guī)格書詳情
SN54SC2T74-SEP中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書
SN54SC2T74-SEP規(guī)格書詳情
1 Features
? Vendor item drawing available, VID
V62/23632-01XE
? Total ionizing dose characterized at 30 krad (Si)
– Total ionizing dose radiation lot acceptance
testing (TID RLAT) for every wafer lot to 30
krad (Si)
? Single-event effects (SEE) characterized:
– Single event latch-up (SEL) immune to linear
energy transfer (LET) = 43 MeV-cm2 /mg
– Single event transient (SET) characterized to
43 MeV-cm2 /mg
? Wide operating range of 1.2 V to 5.5 V
? Single-supply translating gates at 5/3.3/2.5/1.8/1.2
V VCC
– TTL compatible inputs:
? Up translation:
– 1.8-V – Inputs from 1.2 V
– 2.5-V – Inputs from 1.8 V
– 3.3-V – Inputs from 1.8 V, 2.5 V
– 5.0-V – Inputs from 2.5 V, 3.3 V
? Down translation:
– 1.2-V – Inputs from 1.8 V, 2.5 V, 3.3 V,
5.0 V
– 1.8-V – Inputs from 2.5 V, 3.3 V, 5.0 V
– 2.5-V – Inputs from 3.3 V, 5.0 V
– 3.3-V – Inputs from 5.0 V
? 5.5 V tolerant input pins
? Output drive up to 25 mA AT 5-V
? Latch-up performance exceeds 250 mA per
JESD 17
? Space enhanced plastic (SEP)
– Controlled baseline
– Gold bondwire
– NiPdAu lead finish
– One assembly and test site
– One fabrication site
– Military (–55°C to 125°C) temperature range
– Extended product life cycle
– Product traceability
– Meets NASAs ASTM E595 outgassing
specification
2 Applications
? Enable or disable a digital signal
? Controlling an indicator LED
? Translation between communication modules and
system controllers
3 Description
The SN54SC2T74-SEP contains two independent Dtype
positive-edge-triggered flip-flops. A low level at
the preset (PRE) input sets the output high. A low
level at the clear (CLR) input resets the output low.
Preset and clear functions are asynchronous and not
dependent on the levels of the other inputs. When
PRE and CLR are inactive (high), data at the data
(D) input meeting the setup time requirements is
transferred to the outputs (Q, Q) on the positive-going
edge of the clock (CLK) pulse. Clock triggering occurs
at a voltage level and is not directly related to the
rise time of the input clock (CLK) signal. Following
the hold-time interval, data at the data (D) input can
be changed without affecting the levels at the outputs
(Q, Q). The output level is referenced to the supply
voltage (VCC) and supports 1.8-V, 2.5-V, 3.3-V, and
5-V CMOS levels.
The input is designed with a lower threshold circuit to
support up translation for lower voltage CMOS inputs
(for example, 1.2 V input to 1.8 V output or 1.8 V input
to 3.3 V output). In addition, the 5-V tolerant input pins
enable down translation (for example, 3.3 V to 2.5 V
output).
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI |
22+ |
DIP-8 |
369 |
長期原裝現(xiàn)貨,特價供應(yīng)! |
詢價 | ||
TI/德州儀器 |
18+ |
CDIP |
8257 |
向鴻專營TI ADI,代理渠道可訂貨 |
詢價 | ||
TI |
18+ |
DIP |
200 |
進(jìn)口原裝正品優(yōu)勢供應(yīng)QQ3171516190 |
詢價 | ||
24+ |
N/A |
58000 |
一級代理-主營優(yōu)勢-實惠價格-不悔選擇 |
詢價 | |||
TI/德州儀器 |
23+ |
CDIP-14 |
9990 |
正規(guī)渠道,只有原裝! |
詢價 | ||
TI |
DIP |
1411 |
優(yōu)勢庫存 |
詢價 | |||
TI/德州儀器 |
23+ |
8355 |
只做原裝現(xiàn)貨/實單可談/支持含稅拆樣 |
詢價 | |||
TI/德州儀器 |
22+ |
CDIP14 |
8880 |
原裝認(rèn)準(zhǔn)芯澤盛世! |
詢價 | ||
TI |
24+ |
DIP-14 |
3565 |
絕對全新原裝公司現(xiàn)貨熱賣! |
詢價 | ||
TI |
0827+; |
DIP |
75 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 |