首頁(yè)>SN54SC2T74MPWTSEP>規(guī)格書詳情

SN54SC2T74MPWTSEP中文資料德州儀器數(shù)據(jù)手冊(cè)PDF規(guī)格書

SN54SC2T74MPWTSEP
廠商型號(hào)

SN54SC2T74MPWTSEP

功能描述

SN54SC2T74-SEP Radiation Tolerant, Dual D-Type Flip-Flop With Integrated Translation

絲印標(biāo)識(shí)

SC74SEP

封裝外殼

TSSOP

文件大小

1.06467 Mbytes

頁(yè)面數(shù)量

28 頁(yè)

生產(chǎn)廠商 Texas Instruments
企業(yè)簡(jiǎn)稱

TI1德州儀器

中文名稱

德州儀器官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-2-11 11:56:00

SN54SC2T74MPWTSEP規(guī)格書詳情

1 Features

? Vendor item drawing available, VID

V62/23632-01XE

? Total ionizing dose characterized at 30 krad (Si)

– Total ionizing dose radiation lot acceptance

testing (TID RLAT) for every wafer lot to 30

krad (Si)

? Single-event effects (SEE) characterized:

– Single event latch-up (SEL) immune to linear

energy transfer (LET) = 43 MeV-cm2 /mg

– Single event transient (SET) characterized to

43 MeV-cm2 /mg

? Wide operating range of 1.2 V to 5.5 V

? Single-supply translating gates at 5/3.3/2.5/1.8/1.2

V VCC

– TTL compatible inputs:

? Up translation:

– 1.8-V – Inputs from 1.2 V

– 2.5-V – Inputs from 1.8 V

– 3.3-V – Inputs from 1.8 V, 2.5 V

– 5.0-V – Inputs from 2.5 V, 3.3 V

? Down translation:

– 1.2-V – Inputs from 1.8 V, 2.5 V, 3.3 V,

5.0 V

– 1.8-V – Inputs from 2.5 V, 3.3 V, 5.0 V

– 2.5-V – Inputs from 3.3 V, 5.0 V

– 3.3-V – Inputs from 5.0 V

? 5.5 V tolerant input pins

? Output drive up to 25 mA AT 5-V

? Latch-up performance exceeds 250 mA per

JESD 17

? Space enhanced plastic (SEP)

– Controlled baseline

– Gold bondwire

– NiPdAu lead finish

– One assembly and test site

– One fabrication site

– Military (–55°C to 125°C) temperature range

– Extended product life cycle

– Product traceability

– Meets NASAs ASTM E595 outgassing

specification

2 Applications

? Enable or disable a digital signal

? Controlling an indicator LED

? Translation between communication modules and

system controllers

3 Description

The SN54SC2T74-SEP contains two independent Dtype

positive-edge-triggered flip-flops. A low level at

the preset (PRE) input sets the output high. A low

level at the clear (CLR) input resets the output low.

Preset and clear functions are asynchronous and not

dependent on the levels of the other inputs. When

PRE and CLR are inactive (high), data at the data

(D) input meeting the setup time requirements is

transferred to the outputs (Q, Q) on the positive-going

edge of the clock (CLK) pulse. Clock triggering occurs

at a voltage level and is not directly related to the

rise time of the input clock (CLK) signal. Following

the hold-time interval, data at the data (D) input can

be changed without affecting the levels at the outputs

(Q, Q). The output level is referenced to the supply

voltage (VCC) and supports 1.8-V, 2.5-V, 3.3-V, and

5-V CMOS levels.

The input is designed with a lower threshold circuit to

support up translation for lower voltage CMOS inputs

(for example, 1.2 V input to 1.8 V output or 1.8 V input

to 3.3 V output). In addition, the 5-V tolerant input pins

enable down translation (for example, 3.3 V to 2.5 V

output).

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
TI/德州儀器
18+
CDIP
8257
向鴻專營(yíng)TI ADI,代理渠道可訂貨
詢價(jià)
TI/德州儀器
23+
CDIP14
50000
全新原裝正品現(xiàn)貨,支持訂貨
詢價(jià)
TI
23+
CDIP14
7750
全新原裝優(yōu)勢(shì)
詢價(jià)
TI
2020+
DIP
80000
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開13%增
詢價(jià)
TI/德州儀器
23+
CDIP
11200
原廠授權(quán)一級(jí)代理、全球訂貨優(yōu)勢(shì)渠道、可提供一站式BO
詢價(jià)
TI
2016+
DIP
6528
只做原廠原裝現(xiàn)貨!終端客戶個(gè)別型號(hào)可以免費(fèi)送樣品!
詢價(jià)
TI
24+
DIP-14
3565
絕對(duì)全新原裝公司現(xiàn)貨熱賣!
詢價(jià)
24+
N/A
58000
一級(jí)代理-主營(yíng)優(yōu)勢(shì)-實(shí)惠價(jià)格-不悔選擇
詢價(jià)
TI
2023+
CDIP
80000
一級(jí)代理/分銷渠道價(jià)格優(yōu)勢(shì) 十年芯程一路只做原裝正品
詢價(jià)
TI/德州儀器
22+
CDIP
12245
現(xiàn)貨,原廠原裝假一罰十!
詢價(jià)