首頁>SN54SC2T74MPWTSEP>規(guī)格書詳情
SN54SC2T74MPWTSEP中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書
廠商型號(hào) |
SN54SC2T74MPWTSEP |
功能描述 | SN54SC2T74-SEP Radiation Tolerant, Dual D-Type Flip-Flop With Integrated Translation |
文件大小 |
1.06507 Mbytes |
頁面數(shù)量 |
28 頁 |
生產(chǎn)廠商 | Texas Instruments(TI) |
企業(yè)簡稱 |
TI1【德州儀器】 |
中文名稱 | 德州儀器 (TI)官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊 | |
更新時(shí)間 | 2024-11-8 17:42:00 |
SN54SC2T74MPWTSEP規(guī)格書詳情
1 Features
? Vendor item drawing available, VID
V62/23632-01XE
? Total ionizing dose characterized at 30 krad (Si)
– Total ionizing dose radiation lot acceptance
testing (TID RLAT) for every wafer lot to 30
krad (Si)
? Single-event effects (SEE) characterized:
– Single event latch-up (SEL) immune to linear
energy transfer (LET) = 43 MeV-cm2 /mg
– Single event transient (SET) characterized to
43 MeV-cm2 /mg
? Wide operating range of 1.2 V to 5.5 V
? Single-supply translating gates at 5/3.3/2.5/1.8/1.2
V VCC
– TTL compatible inputs:
? Up translation:
– 1.8-V – Inputs from 1.2 V
– 2.5-V – Inputs from 1.8 V
– 3.3-V – Inputs from 1.8 V, 2.5 V
– 5.0-V – Inputs from 2.5 V, 3.3 V
? Down translation:
– 1.2-V – Inputs from 1.8 V, 2.5 V, 3.3 V,
5.0 V
– 1.8-V – Inputs from 2.5 V, 3.3 V, 5.0 V
– 2.5-V – Inputs from 3.3 V, 5.0 V
– 3.3-V – Inputs from 5.0 V
? 5.5 V tolerant input pins
? Output drive up to 25 mA AT 5-V
? Latch-up performance exceeds 250 mA per
JESD 17
? Space enhanced plastic (SEP)
– Controlled baseline
– Gold bondwire
– NiPdAu lead finish
– One assembly and test site
– One fabrication site
– Military (–55°C to 125°C) temperature range
– Extended product life cycle
– Product traceability
– Meets NASAs ASTM E595 outgassing
specification
2 Applications
? Enable or disable a digital signal
? Controlling an indicator LED
? Translation between communication modules and
system controllers
3 Description
The SN54SC2T74-SEP contains two independent Dtype
positive-edge-triggered flip-flops. A low level at
the preset (PRE) input sets the output high. A low
level at the clear (CLR) input resets the output low.
Preset and clear functions are asynchronous and not
dependent on the levels of the other inputs. When
PRE and CLR are inactive (high), data at the data
(D) input meeting the setup time requirements is
transferred to the outputs (Q, Q) on the positive-going
edge of the clock (CLK) pulse. Clock triggering occurs
at a voltage level and is not directly related to the
rise time of the input clock (CLK) signal. Following
the hold-time interval, data at the data (D) input can
be changed without affecting the levels at the outputs
(Q, Q). The output level is referenced to the supply
voltage (VCC) and supports 1.8-V, 2.5-V, 3.3-V, and
5-V CMOS levels.
The input is designed with a lower threshold circuit to
support up translation for lower voltage CMOS inputs
(for example, 1.2 V input to 1.8 V output or 1.8 V input
to 3.3 V output). In addition, the 5-V tolerant input pins
enable down translation (for example, 3.3 V to 2.5 V
output).
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI/德州儀器 |
21+ |
CDIP-14 |
13880 |
公司只售原裝,支持實(shí)單 |
詢價(jià) | ||
DLZ |
22+ |
CDIP14 |
354000 |
詢價(jià) | |||
TI/德州儀器 |
22+ |
CDIP |
12245 |
現(xiàn)貨,原廠原裝假一罰十! |
詢價(jià) | ||
TI/德州儀器 |
2022 |
CDIP |
80000 |
原裝現(xiàn)貨,OEM渠道,歡迎咨詢 |
詢價(jià) | ||
TI/TEXAS |
23+ |
原廠封裝 |
8931 |
詢價(jià) | |||
TI/德州儀器 |
23+ |
DIP |
66800 |
原廠授權(quán)一級代理,專注汽車、醫(yī)療、工業(yè)、新能源! |
詢價(jià) | ||
TI |
2018+ |
26976 |
代理原裝現(xiàn)貨/特價(jià)熱賣! |
詢價(jià) | |||
TI |
專業(yè)鐵帽 |
DIP |
67500 |
鐵帽原裝主營-可開原型號(hào)增稅票 |
詢價(jià) | ||
TI |
23+ |
NA |
320 |
專做原裝正品,假一罰百! |
詢價(jià) | ||
TI |
0827+;0513+ |
DIP |
127 |
詢價(jià) |