首頁>SN74LS374DWR>規(guī)格書詳情
SN74LS374DWR集成電路(IC)的觸發(fā)器規(guī)格書PDF中文資料
廠商型號(hào) |
SN74LS374DWR |
參數(shù)屬性 | SN74LS374DWR 封裝/外殼為20-SOIC(0.295",7.50mm 寬);包裝為卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶;類別為集成電路(IC)的觸發(fā)器;產(chǎn)品描述:IC FF D-TYPE SNGL 8BIT 20SOIC |
功能描述 | 標(biāo)準(zhǔn) |
封裝外殼 | 20-SOIC(0.295",7.50mm 寬) |
文件大小 |
1.58154 Mbytes |
頁面數(shù)量 |
32 頁 |
生產(chǎn)廠商 | Texas Instruments |
企業(yè)簡(jiǎn)稱 |
TI1【德州儀器】 |
中文名稱 | 德州儀器官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-1-9 18:30:00 |
SN74LS374DWR規(guī)格書詳情
SN74LS374DWR屬于集成電路(IC)的觸發(fā)器。由德州儀器制造生產(chǎn)的SN74LS374DWR觸發(fā)器觸發(fā)器是能夠存儲(chǔ)單個(gè)邏輯狀態(tài)或信息“位”的基本數(shù)字存儲(chǔ)器件。這些器件至少有兩個(gè)輸入;一個(gè)或多個(gè)用于傳遞要存儲(chǔ)的數(shù)據(jù),另一個(gè)用于指示存儲(chǔ)該數(shù)據(jù)的時(shí)間點(diǎn)。不同的觸發(fā)器類型,例如 D(延遲)、SR(置位復(fù)位)和 JK,對(duì)提供給其輸入的信號(hào)有不同的響應(yīng),可用于實(shí)現(xiàn)不同的邏輯功能。這些器件與鎖存器的不同之處在于它們是邊緣敏感器件,其保持的邏輯狀態(tài)僅在接收到有效時(shí)鐘信號(hào)時(shí)才會(huì)改變。
Choice of Eight Latches or Eight D-Type
Flip-Flops in a Single Package
3-State Bus-Driving Outputs
Full Parallel Access for Loading
Buffered Control Inputs
Clock-Enable Input Has Hysteresis to
Improve Noise Rejection (’S373 and ’S374)
P-N-P Inputs Reduce DC Loading on Data
Lines (’S373 and ’S374)
description
These 8-bit registers feature 3-state outputs
designed specifically for driving highly capacitive
or relatively low-impedance loads. The
high-impedance 3-state and increased
high-logic-level drive provide these registers with
the capability of being connected directly to and
driving the bus lines in a bus-organized system
without need for interface or pullup components.
These devices are particularly attractive for
implementing buffer registers, I/O ports,
bidirectional bus drivers, and working registers.
The eight latches of the ’LS373 and ’S373 are
transparent D-type latches, meaning that while
the enable (C or CLK) input is high, the Q outputs
follow the data (D) inputs. When C or CLK is taken
low, the output is latched at the level of the data
that was set up.
The eight flip-flops of the ’LS374 and ’S374 are
edge-triggered D-type flip-flops. On the positive
transition of the clock, the Q outputs are set to the
logic states that were set up at the D inputs.
Schmitt-trigger buffered inputs at the enable/clock lines of the ’S373 and ’S374 devices simplify system design
as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered
output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic
levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines
significantly.
OC does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new
data can be entered, even while the outputs are off.
產(chǎn)品屬性
更多- 產(chǎn)品編號(hào):
SN74LS374DWR
- 制造商:
Texas Instruments
- 類別:
集成電路(IC) > 觸發(fā)器
- 系列:
74LS
- 包裝:
卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶
- 功能:
標(biāo)準(zhǔn)
- 類型:
D 型
- 輸出類型:
三態(tài),非反相
- 不同 V、最大 CL 時(shí)最大傳播延遲:
28ns @ 5V,45pF
- 觸發(fā)器類型:
正邊沿
- 電流 - 輸出高、低:
2.6mA,24mA
- 電壓 - 供電:
4.75V ~ 5.25V
- 工作溫度:
0°C ~ 70°C(TA)
- 安裝類型:
表面貼裝型
- 供應(yīng)商器件封裝:
20-SOIC
- 封裝/外殼:
20-SOIC(0.295",7.50mm 寬)
- 描述:
IC FF D-TYPE SNGL 8BIT 20SOIC
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TI/德州儀器 |
23+ |
SOP20 |
20000 |
原廠原裝正品現(xiàn)貨 |
詢價(jià) | ||
TI(德州儀器) |
23+ |
SOIC20300mil |
6000 |
誠(chéng)信服務(wù),絕對(duì)原裝原盤 |
詢價(jià) | ||
TI/德州儀器 |
22+ |
SOP20 |
4670 |
MICROCHIP全系列供應(yīng)原裝現(xiàn)貨! |
詢價(jià) | ||
TI |
2016+ |
SOP20 |
6528 |
只做進(jìn)口原裝現(xiàn)貨!假一賠十! |
詢價(jià) | ||
TI |
06+ |
SOP |
12000 |
全新原裝100真實(shí)現(xiàn)貨供應(yīng) |
詢價(jià) | ||
TI(德州儀器) |
2021+ |
SOIC-20_300mil |
500 |
詢價(jià) | |||
TI/德州儀器 |
22+ |
SOP20 |
12245 |
現(xiàn)貨,原廠原裝假一罰十! |
詢價(jià) | ||
TI(德州儀器) |
23+ |
SOIC-20_300mil |
13650 |
公司只做原裝正品,假一賠十 |
詢價(jià) | ||
TI |
2016+ |
SOP20 |
1000 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價(jià) | ||
TI |
2121+ |
SOP-20 |
1000 |
全新原裝公司現(xiàn)貨
|
詢價(jià) |