首頁>SN74LV8T164QPWRQ1>規(guī)格書詳情

SN74LV8T164QPWRQ1中文資料德州儀器數(shù)據(jù)手冊PDF規(guī)格書

SN74LV8T164QPWRQ1
廠商型號

SN74LV8T164QPWRQ1

功能描述

SN74LV8T164-Q1 Automotive 8-Bit Parallel-Load Shift Register With Logic-Level Shifter

絲印標識

LVT164Q

封裝外殼

TSSOP

文件大小

1.09392 Mbytes

頁面數(shù)量

27

生產(chǎn)廠商 Texas Instruments
企業(yè)簡稱

TI1德州儀器

中文名稱

德州儀器官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-15 13:30:00

SN74LV8T164QPWRQ1規(guī)格書詳情

1 Features

? AEC-Q100 qualified for automotive applications:

– Device temperature grade 1: -40°C to +125°C

– Device HBM ESD classification level 2

– Device CDM ESD classification level C4B

? Available in wettable flank QFN package

? Latching logic with known power-up state provides

consistent start-up behavior

? Wide operating range of 1.65V to 5.5V

? 5.5V tolerant input pins

? Single-supply voltage translator (refer to LVxT

Enhanced Input Voltage):

– Up translation:

? 1.2V to 1.8V

? 1.5V to 2.5V

? 1.8V to 3.3V

? 3.3V to 5.0V

– Down translation:

? 5.0V, 3.3V, 2.5V to 1.8V

? 5.0V, 3.3V to 2.5V

? 5.0V to 3.3V

? Up to 150Mbps with 5V or 3.3V VCC

? Supports standard function pinout

? Latch-up performance exceeds 250mA

per JESD 17

2 Applications

? Digital signage

? Controlling an indicator LED

? Increase the number of outputs on a

microcontroller

3 Description

The SN74LV8T164-Q1 device contains an 8-bit

shift register with AND-gated serial inputs and an

asynchronous clear (CLR) input. The gated serial (A

and B) inputs permit complete control over incoming

data; a low at either input inhibits entry of the new

data and resets the first flip-flop to the low level at

the next clock (CLK) pulse. A high-level input enables

the other input, which then determines the state of the

first flip-flop. Data at the serial inputs can be changed

while CLK is high or low, provided the minimum set-up

time requirements are met. Clocking occurs on the

low-to-high-level transition of CLK.

The input is designed with a reduced threshold circuit

to support up translation when the supply voltage

is larger than the input voltage. Additionally, the 5V

tolerant input pins enable down translation when the

input voltage is larger than the supply voltage. The

output level is always referenced to the supply voltage

(VCC) and supports 1.8V, 2.5V, 3.3V, and 5V CMOS

levels.

供應商 型號 品牌 批號 封裝 庫存 備注 價格
TI
24+
SSOP
382
詢價
TI
2023+
SOP-14
80000
一級代理/分銷渠道價格優(yōu)勢 十年芯程一路只做原裝正品
詢價
TI
24+
原廠封裝
3500
原裝現(xiàn)貨假一罰十
詢價
TI
22+
SOIC (D)
6000
原廠原裝,價格優(yōu)勢!13246658303
詢價
TI
1844+
LQFP
9852
只做原裝正品假一賠十為客戶做到零風險!!
詢價
TEXAS
22+
NA
59
原裝正品支持實單
詢價
TI/德州儀器
22+
SOP
20000
原裝現(xiàn)貨,實單支持
詢價
TI/德州儀器
22+
SOP
20000
原裝現(xiàn)貨,實單支持
詢價
TI
2020+
TSSOP
80000
只做自己庫存,全新原裝進口正品假一賠百,可開13%增
詢價
ADI
23+
SOP
8000
只做原裝現(xiàn)貨
詢價