首頁>SN74S373N>規(guī)格書詳情

SN74S373N集成電路(IC)的鎖存器規(guī)格書PDF中文資料

SN74S373N
廠商型號

SN74S373N

參數(shù)屬性

SN74S373N 封裝/外殼為20-DIP(0.300",7.62mm);包裝為管件;類別為集成電路(IC)的鎖存器;產(chǎn)品描述:IC OCT TRANSP D-TYP LATCH 20-DIP

功能描述

OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS
IC OCT TRANSP D-TYP LATCH 20-DIP

絲印標識

SN74S373N

封裝外殼

PDIP / 20-DIP(0.300",7.62mm)

文件大小

1.58154 Mbytes

頁面數(shù)量

32

生產(chǎn)廠商 Texas Instruments
企業(yè)簡稱

TI1德州儀器

中文名稱

德州儀器官網(wǎng)

原廠標識
數(shù)據(jù)手冊

原廠下載下載地址一下載地址二到原廠下載

更新時間

2025-1-15 22:58:00

SN74S373N規(guī)格書詳情

SN74S373N屬于集成電路(IC)的鎖存器。由德州儀器制造生產(chǎn)的SN74S373N鎖存器鎖存器是類似于觸發(fā)器的基本數(shù)字存儲設備,但是不同之處在于,在鎖存使能(或類似命名)信號處于有效邏輯狀態(tài)的任何時間,保持的邏輯狀態(tài)都可以改變?!巴该鳌辨i存器還允許設備輸出在鎖存使能信號有效時反映輸入的當前狀態(tài),而相反的是,狀態(tài)僅在保持狀態(tài)已固定時改變。

Choice of Eight Latches or Eight D-Type

Flip-Flops in a Single Package

3-State Bus-Driving Outputs

Full Parallel Access for Loading

Buffered Control Inputs

Clock-Enable Input Has Hysteresis to

Improve Noise Rejection (’S373 and ’S374)

P-N-P Inputs Reduce DC Loading on Data

Lines (’S373 and ’S374)

description

These 8-bit registers feature 3-state outputs

designed specifically for driving highly capacitive

or relatively low-impedance loads. The

high-impedance 3-state and increased

high-logic-level drive provide these registers with

the capability of being connected directly to and

driving the bus lines in a bus-organized system

without need for interface or pullup components.

These devices are particularly attractive for

implementing buffer registers, I/O ports,

bidirectional bus drivers, and working registers.

The eight latches of the ’LS373 and ’S373 are

transparent D-type latches, meaning that while

the enable (C or CLK) input is high, the Q outputs

follow the data (D) inputs. When C or CLK is taken

low, the output is latched at the level of the data

that was set up.

The eight flip-flops of the ’LS374 and ’S374 are

edge-triggered D-type flip-flops. On the positive

transition of the clock, the Q outputs are set to the

logic states that were set up at the D inputs.

Schmitt-trigger buffered inputs at the enable/clock lines of the ’S373 and ’S374 devices simplify system design

as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered

output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic

levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines

significantly.

OC does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new

data can be entered, even while the outputs are off.

產(chǎn)品屬性

更多
  • 產(chǎn)品編號:

    SN74S373N

  • 制造商:

    Texas Instruments

  • 類別:

    集成電路(IC) > 鎖存器

  • 系列:

    74S

  • 包裝:

    管件

  • 邏輯類型:

    D 型透明鎖存器

  • 電路:

    8:8

  • 輸出類型:

    三態(tài)

  • 電壓 - 供電:

    4.75V ~ 5.25V

  • 延遲時間 - 傳播:

    7ns

  • 工作溫度:

    0°C ~ 70°C

  • 安裝類型:

    通孔

  • 封裝/外殼:

    20-DIP(0.300",7.62mm)

  • 供應商器件封裝:

    20-PDIP

  • 描述:

    IC OCT TRANSP D-TYP LATCH 20-DIP

供應商 型號 品牌 批號 封裝 庫存 備注 價格
TI
2016+
DIP
3000
只做原裝,假一罰十,公司可開17%增值稅發(fā)票!
詢價
TI
23+
NA
1097
全新原裝假一賠十
詢價
TI/德州儀器
2020+
NA
80000
只做自己庫存,全新原裝進口正品假一賠百,可開13%增
詢價
TI/德州儀器
22+
DIP20
20000
原裝現(xiàn)貨,實單支持
詢價
Texas Instruments
24+
20-DIP
41685
TI優(yōu)勢主營型號-原裝正品
詢價
TI
24+
DIP
9300
絕對原裝現(xiàn)貨,價格低,歡迎詢購!
詢價
TI(德州儀器)
23+
PDIP20
921
只做原裝,提供一站式配單服務,代工代料。BOM配單
詢價
TI/德州儀器
23+
NA/
4050
原廠直銷,現(xiàn)貨供應,賬期支持!
詢價
TI/德州儀器
PDIP-20
90000
集團化配單-有更多數(shù)量-免費送樣-原包裝正品現(xiàn)貨-正規(guī)
詢價
TI
1980
285
原裝正品現(xiàn)貨庫存價優(yōu)
詢價