首頁>SNJ54LS374J>規(guī)格書詳情

SNJ54LS374J中文資料德州儀器數據手冊PDF規(guī)格書

SNJ54LS374J
廠商型號

SNJ54LS374J

功能描述

OCTAL D-TYPE TRANSPARENT LATCHES AND EDGE-TRIGGERED FLIP-FLOPS

文件大小

1.58154 Mbytes

頁面數量

32

生產廠商 Texas Instruments(TI)
企業(yè)簡稱

TI1德州儀器

中文名稱

德州儀器 (TI)官網

原廠標識
數據手冊

下載地址一下載地址二到原廠下載

更新時間

2024-11-15 12:44:00

SNJ54LS374J規(guī)格書詳情

Choice of Eight Latches or Eight D-Type

Flip-Flops in a Single Package

3-State Bus-Driving Outputs

Full Parallel Access for Loading

Buffered Control Inputs

Clock-Enable Input Has Hysteresis to

Improve Noise Rejection (’S373 and ’S374)

P-N-P Inputs Reduce DC Loading on Data

Lines (’S373 and ’S374)

description

These 8-bit registers feature 3-state outputs

designed specifically for driving highly capacitive

or relatively low-impedance loads. The

high-impedance 3-state and increased

high-logic-level drive provide these registers with

the capability of being connected directly to and

driving the bus lines in a bus-organized system

without need for interface or pullup components.

These devices are particularly attractive for

implementing buffer registers, I/O ports,

bidirectional bus drivers, and working registers.

The eight latches of the ’LS373 and ’S373 are

transparent D-type latches, meaning that while

the enable (C or CLK) input is high, the Q outputs

follow the data (D) inputs. When C or CLK is taken

low, the output is latched at the level of the data

that was set up.

The eight flip-flops of the ’LS374 and ’S374 are

edge-triggered D-type flip-flops. On the positive

transition of the clock, the Q outputs are set to the

logic states that were set up at the D inputs.

Schmitt-trigger buffered inputs at the enable/clock lines of the ’S373 and ’S374 devices simplify system design

as ac and dc noise rejection is improved by typically 400 mV due to the input hysteresis. A buffered

output-control (OC) input can be used to place the eight outputs in either a normal logic state (high or low logic

levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines

significantly.

OC does not affect the internal operation of the latches or flip-flops. That is, the old data can be retained or new

data can be entered, even while the outputs are off.

產品屬性

  • 型號:

    SNJ54LS374J

  • 制造商:

    Texas Instruments

  • 制造商:

    Texas Instruments

  • 功能描述:

    QUADRUPLE LINE DRIVER

  • 功能描述:

    7801102RA - Rail/Tube

供應商 型號 品牌 批號 封裝 庫存 備注 價格
TI
23+
CDIP-20
8560
受權代理!全新原裝現貨特價熱賣!
詢價
TI
23+24
DIP
29850
原廠原包裝。終端BOM表可配單??砷_13%增值稅發(fā)票
詢價
SNJ54LS374J
108
108
詢價
TI
23+
CDIP-20
5000
全新原裝,支持實單,非誠勿擾
詢價
TI
23+
DIP
4500
全新原裝、誠信經營、公司現貨銷售!
詢價
TI
22+
DIP-16
3378
絕對原裝公司現貨供應!價格優(yōu)勢
詢價
TI
23+
CDIP-20
3200
正規(guī)渠道,只有原裝!
詢價
TI/德州儀器
22+
CDIP20
12245
現貨,原廠原裝假一罰十!
詢價
TI/德州儀器
22+
CDIP20
9600
原裝現貨,優(yōu)勢供應,支持實單!
詢價
TI
21+
CDIP-20
13880
公司只售原裝,支持實單
詢價