首頁>SPAKMC331CFC16>規(guī)格書詳情
SPAKMC331CFC16中文資料恩智浦?jǐn)?shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- SPAK56857BU120
- SPAFCBK-11G
- SPAFCBK-14G
- SPAE-B2R-PC10-PNLK-2.5K
- SPAE-P10R-F-PNLK-2.5K
- SPAE-P10R-Q3-PNLK-2.5K
- SPAE-P10R-Q4-PNLK-2.5K
- SPAE-P10R-S4-PNLK-2.5K
- SPAE-P10R-S6-PNLK-2.5K
- SPAE-V1R-F-PNLK-2.5K
- SPAE-V1R-PC10-PNLK-2.5K
- SPAE-V1R-Q3-PNLK-2.5K
- SPAE-V1R-Q4-PNLK-2.5K
- SPAE-V1R-S4-PNLK-2.5K
- SPAE-V1R-S6-PNLK-2.5K
- SPAD9P1A1M6NCESC51
- SPAD9P1A1M6NQESC51
- SPAD9P1A1M6NRESC51
SPAKMC331CFC16規(guī)格書詳情
Introduction
The MC68331, a highly-integrated 32-bit microcontroller, combines high-performance data manipulation capabilities with powerful peripheral subsystems. The MCU is built up from standard modules that interface through a common intermodule bus (IMB). Standardization facilitates rapid development of devices tailored for specific applications. The MCU incorporates a 32-bit CPU (CPU32), a system integration module (SIM), a general-purpose timer (GPT), and a queued serial module (QSM). The MCU can either synthesize an internal clock signal from an external reference or use an external clock input directly. Operation with a 32.768-kHz reference frequency is standard. The maximum system clock speed is 20.97 MHz. Because MCU operation is fully static, register and memory contents are not affected by a loss of clock. High-density complementary metal-oxide semiconductor (HCMOS) architecture makes the basic power consumption of the MCU low. Power consumption can be minimized by stopping the system clock. The CPU32 instruction set includes a low-power stop (LPSTOP) command that efficiently implements this capability.
Features
? Modular Architecture
? Central Processing Unit (CPU32)
— Upward Object Code Compatible
— New Instructions for Controller Applications
— 32-Bit Architecture
— Virtual Memory Implementation
— Loop Mode of Instruction Execution
— Table Lookup and Interpolate Instruction
— Improved Exception Handling for Controller Applications
— Trace on Change of Flow
— Hardware Breakpoint Signal, Background Mode
— Fully Static Operation
? System Integration Module (SIM)
— External Bus Support
— Programmable Chip-Select Outputs
— System Protection Logic
— Watchdog Timer, Clock Monitor, and Bus Monitor
— System Protection Logic
— System Clock Based on 32.768-kHz Crystal for Low Power Operation
— Test/Debug Submodule for Factory/User Test and Development
? Queued Serial Module (QSM)
— Enhanced Serial Communication Interface (SCI), Universal Asynchronous Receiver Transmitter
(UART): Modulus Baud Rate, Parity
— Queued Serial Peripheral Interface (QSPI): 80-Byte RAM, Up to 16 Automatic Transfers
— Dual Function I/O Ports
— Continuous Cycling, 8 to 16 Bits per Transfer
? General-Purpose Timer (GPT)
— Two 16-Bit Free-Running Counters With One Nine-Stage Prescaler
— Three Input Capture Channels
— Four Output Compare Channels
— One Input Capture/Output Compare Channel
— One Pulse Accumulator/Event Counter Input
— Two Pulse-Width Modulation Outputs
— Optional External Clock Input
產(chǎn)品屬性
- 型號:
SPAKMC331CFC16
- 制造商:
MOTOROLA
- 制造商全稱:
Motorola, Inc
- 功能描述:
User’s Manual
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
MOTOROLA/摩托羅拉 |
23+ |
QFP |
3000 |
一級代理原廠VIP渠道,專注軍工、汽車、醫(yī)療、工業(yè)、 |
詢價 | ||
MOTOROLA/摩托羅拉 |
2021+ |
SMD |
100500 |
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨 |
詢價 | ||
Freescale |
24+ |
(DSP |
28500 |
授權(quán)代理直銷,原廠原裝現(xiàn)貨,假一罰十,特價銷售 |
詢價 | ||
FREESCALE |
QFP |
98900 |
原廠集團化配單-有更多數(shù)量-免費送樣-原包裝正品現(xiàn)貨- |
詢價 | |||
NXP |
22+ |
144LQFP |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價 | ||
MOT |
20+ |
QFP |
500 |
樣品可出,優(yōu)勢庫存歡迎實單 |
詢價 | ||
MOT |
589220 |
16余年資質(zhì) 絕對原盒原盤 更多數(shù)量 |
詢價 | ||||
NXP USA Inc. |
24+ |
144-LQFP(20x20) |
56300 |
一級代理/放心采購 |
詢價 | ||
MOT |
24+ |
QFP |
5899 |
只做原裝進口!正品支持實單! |
詢價 | ||
FreescaleSemiconductor |
24+ |
LQFP |
6000 |
進口原裝正品假一賠十,貨期7-10天 |
詢價 |