首頁>SPC5643AF0MVZ3>規(guī)格書詳情
SPC5643AF0MVZ3中文資料飛思卡爾數(shù)據(jù)手冊PDF規(guī)格書
SPC5643AF0MVZ3規(guī)格書詳情
Description
The microcontroller’s e200z4 host processor core is built on Power Architecture? technology and designed specifically for embedded applications. In addition to the Power Architecture technology, this core supports instructions for digital signal processing (DSP).
The MPC5644A has two levels of memory hierarchy consisting of 8 KB of instruction cache, backed by 192 KB on-chip SRAM and 4 MB of internal flash memory. The MPC5644A includes an external bus interface, and also a calibration bus that is only accessible when using the Freescale VertiCal Calibration System.
This document describes the features of the MPC5644A and highlights important electrical and physical characteristics of the device.
MPC5644A Microcontroller
Data Sheet
? 150 MHz e200z4 Power Architecture core
— Variable length instruction encoding (VLE)
— Superscalar architecture with 2 execution units
— Up to 2 integer or floating point instructions per cycle
— Up to 4 multiply and accumulate operations per cycle
? Memory organization
— 4 MB on-chip flash memory with ECC and Read While Write (RWW)
— 192 KB on-chip SRAM with standby functionality (32 KB) and ECC
— 8 KB instruction cache (with line locking), configurable as 2- or 4-way
— 14 + 3 KB eTPU code and data RAM
— 5 x 4 crossbar switch (XBAR)
— 24-entry MMU
— External Bus Interface (EBI) with slave and master port
? Fail Safe Protection
— 16-entry Memory Protection Unit (MPU)
— CRC unit with 3 sub-modules
— Junction temperature sensor
? Interrupts
— Configurable interrupt controller (with NMI)
— 64-channel DMA
? Serial channels
— 3 x eSCI
— 3 x DSPI (2 of which support downstream Micro Second Channel [MSC])
— 3 x FlexCAN with 64 messages each
— 1 x FlexRay module (V2.1) up to 10 Mbit/s with dual or single channel and 128 message objects and ECC
? 1 x eMIOS: 24 unified channels
? 1 x eTPU2 (second generation eTPU)
— 32 standard channels
— 1 x reaction module (6 channels with three outputs per channel)
? 2 enhanced queued analog-to-digital converters (eQADCs)
— Forty 12-bit input channels (multiplexed on 2 ADCs); expandable to 56 channels with external multiplexers
— 6 command queues
— Trigger and DMA support
— 688 ns minimum conversion time
? On-chip CAN/SCI/FlexRay Bootstrap loader with Boot Assist Module (BAM)
? Nexus
— Class 3+ for the e200z4 core
— Class 1 for the eTPU
? JTAG (5-pin)
? Development Trigger Semaphore (DTS)
— Register of semaphores (32-bits) and an identification register
— Used as part of a triggered data acquisition protocol
— EVTO pin is used to communicate to the external tool
? Clock generation
— On-chip 4–40 MHz main oscillator
— On-chip FMPLL (frequency-modulated phase-locked loop)
? Up to 120 general purpose I/O lines
— Individually programmable as input, output or special function
— Programmable threshold (hysteresis)
? Power reduction mode: slow, stop and stand-by modes
? Flexible supply scheme
— 5 V single supply with external ballast
— Multiple external supply: 5 V, 3.3 V and 1.2 V
? Packages
— 176 LQFP
— 208 MAPBGA
— 324 TEPBGA
496-pin CSP (calibration tool only)
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
NXP/恩智浦 |
24+ |
LQFP-100 |
6000 |
原廠原裝 歡迎詢價(jià) |
詢價(jià) | ||
NXP/恩智浦 |
22+ |
LQFP-100 |
12000 |
只有原裝,原裝,假一罰十 |
詢價(jià) | ||
NXP |
22+ |
100-LQFP |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價(jià) | ||
NXP/恩智浦 |
23+ |
LQFP-100 |
6000 |
只做原裝,實(shí)單可談 |
詢價(jià) | ||
NXP |
2022+ |
原廠原包裝 |
8600 |
全新原裝 支持表配單 中國著名電子元器件獨(dú)立分銷 |
詢價(jià) | ||
FREESCALE/飛思卡爾 |
1246+ |
BGA |
880000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價(jià) | ||
恩智浦 |
22+ |
NA |
500000 |
萬三科技,秉承原裝,購芯無憂 |
詢價(jià) | ||
NXP |
23+ |
144-LQFP |
8215 |
原廠原裝 |
詢價(jià) | ||
NXP |
21+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開票! |
詢價(jià) | |||
NXP Semiconductors |
20+ |
LQFP-100 |
29860 |
NXP微控制器MCU-可開原型號增稅票 |
詢價(jià) |