首頁>SSTV16857DGV>規(guī)格書詳情
SSTV16857DGV集成電路(IC)的專用邏輯器件規(guī)格書PDF中文資料
廠商型號 |
SSTV16857DGV |
參數(shù)屬性 | SSTV16857DGV 封裝/外殼為48-TFSOP(0.173",4.40mm 寬);包裝為卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶;類別為集成電路(IC)的專用邏輯器件;產(chǎn)品描述:IC REG DRIVER 14BIT 48TSSOP |
功能描述 | 14-bit SSTL_2 registered driver with differential clock inputs |
封裝外殼 | 48-TFSOP(0.173",4.40mm 寬) |
文件大小 |
110.03 Kbytes |
頁面數(shù)量 |
12 頁 |
生產(chǎn)廠商 | NXP Semiconductors |
企業(yè)簡稱 |
Philips【飛利浦】 |
中文名稱 | 荷蘭皇家飛利浦官網(wǎng) |
原廠標(biāo)識 | |
數(shù)據(jù)手冊 | |
更新時間 | 2025-1-26 23:00:00 |
SSTV16857DGV規(guī)格書詳情
DESCRIPTION
The SSTV16857 is a 14-bit SSTL_2 registered driver with differential clock inputs, designed to operate between 2.3 V and 2.7 V. VDDQ must not exceed VCC. Inputs are SSTL_2 type with VREF normally at 0.5*VDDQ. The outputs support class I which can be used for standard stub-series applications or capacitive loads. Master reset (RESET) asynchronously resets all registers to zero.
The SSTV16857 is intended to be incorporated into standard DIMM (Dual In-Line Memory Module) designs defined by JEDEC, such as DDR (Double Data Rate) SDRAM or SDRAM II Memory Modules.
Different from traditional SDRAM, DDR SDRAM transfers data on both clock edges (rising and falling), thus doubling the peak bus bandwidth. A DDR DRAM rated at 133 MHz will have a burst rate of 266 MHz. The modules require between 23 and 27 registered control and address lines, so two 14-bit wide devices will be used on each module. The SSTV16857 is intended to be used for SSTL_2 input and output signals.
The device data inputs consist of differential receivers. One differential input is tied to the input pin while the other is tied to a reference input pad, which is shared by all inputs.
The clock input is fully differential to be compatible with DRAM devices that are installed on the DIMM. However, since the control inputs to the SDRAM change at only half the data rate, the device must only change state on the positive transition of the CLK signal. In order to be able to provide defined outputs from the device even before a stable clock has been supplied, the device must support an asynchronous input pin (reset), which when held to the LOW state will assume that all registers are reset to the LOW state and all outputs drive a LOW signal as well.
FEATURES
? Stub-series terminated logic for 2.5 V VDDQ (SSTL_2)
? Optimized for DDR (Double Data Rate) SDRAM applications
? Inputs compatible with JESD8–9 SSTL_2 specifications.
? Flow-through architecture optimizes PCB layout
? ESD classification testing is done to JEDEC Standard JESD22.
Protection exceeds 2000 V to HBM per method A114.
? Latch-up testing is done to JEDEC Standard JESD78, which
exceeds 100 mA.
? Same form, fit, and function as SSTL16877
? Full DDR 200/266 solution @ 2.5 V when used with PCKV857
? See SSTV16856 for driver/buffer version with mode select.
? Available in TSSOP-48, TVSOP-48 and 56 ball VFBGA packages
產(chǎn)品屬性
- 產(chǎn)品編號:
SSTV16857DGV,118
- 制造商:
NXP USA Inc.
- 類別:
集成電路(IC) > 專用邏輯器件
- 系列:
74SSTV
- 包裝:
卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶
- 邏輯類型:
帶有 SSTL_2 兼容 DDR I/O 的寄存緩沖器
- 供電電壓:
2.3V ~ 2.7V
- 位數(shù):
14
- 工作溫度:
0°C ~ 70°C
- 安裝類型:
表面貼裝型
- 封裝/外殼:
48-TFSOP(0.173",4.40mm 寬)
- 供應(yīng)商器件封裝:
48-TSSOP
- 描述:
IC REG DRIVER 14BIT 48TSSOP
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
PHILIPS/飛利浦 |
23+ |
NA/ |
4433 |
原廠直銷,現(xiàn)貨供應(yīng),賬期支持! |
詢價 | ||
PHI |
2020+ |
TSSOP |
80000 |
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價 | ||
PHI有更多數(shù)量-集團(tuán)化配單-免費 |
TSSOP |
49498 |
集團(tuán)化配單-有更多數(shù)量-免費送樣-原包裝正品現(xiàn)貨-正規(guī) |
詢價 | |||
PHILIPS |
589220 |
16余年資質(zhì) 絕對原盒原盤 更多數(shù)量 |
詢價 | ||||
PHILIPS/飛利浦 |
2402+ |
TSSOP48 |
8324 |
原裝正品!實單價優(yōu)! |
詢價 | ||
PHILIPS |
24+ |
TSSOP48 |
5000 |
全新原裝正品,現(xiàn)貨銷售 |
詢價 | ||
PHILIPS |
24+ |
TSSOP48 |
2386 |
詢價 | |||
PHILIPS |
18+ |
TSSOP |
85600 |
保證進(jìn)口原裝可開17%增值稅發(fā)票 |
詢價 | ||
PHI |
2021+ |
TSSOP |
100500 |
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨 |
詢價 | ||
恩智浦 |
22+ |
NA |
500000 |
萬三科技,秉承原裝,購芯無憂 |
詢價 |