首頁>SY100EL34LZGTR>規(guī)格書詳情
SY100EL34LZGTR中文資料麥瑞半導(dǎo)體數(shù)據(jù)手冊(cè)PDF規(guī)格書

廠商型號(hào) |
SY100EL34LZGTR |
功能描述 | 5V/3.3V ?2, ?4, ?8 Clock Generation Chip |
文件大小 |
176.55 Kbytes |
頁面數(shù)量 |
7 頁 |
生產(chǎn)廠商 | Micrel Semiconductor |
企業(yè)簡(jiǎn)稱 |
Micrel【麥瑞半導(dǎo)體】 |
中文名稱 | 麥瑞半導(dǎo)體官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-3-10 22:30:00 |
人工找貨 | SY100EL34LZGTR價(jià)格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
SY100EL34LZGTR規(guī)格書詳情
General Description
The SY10/100EL34/L are low-skew ÷2, ÷4, ÷8 clock generation chips designed explicitly for low-skew clock generation applications. The internal dividers are synchronous to each other; therefore, the common output edges are all precisely aligned. The devices can be driven by either a differential or single-ended ECL or, if positive power supplies are used, PECL input signal. In addition, by using the VBB output, a sinusoidal source can be AC coupled into the device. If a single-ended input is to be used, the VBB output should be connected to the CLK input and bypassed to ground via a 0.01μF capacitor. The VBB output is designed to act as the switching reference for the input of the EL34/L under single-ended input conditions. As a result, this pin can only source/sink up to 0.5mA of current.
The common enable (EN ) is synchronous so that the internal dividers will only be enabled/disabled when the internal clock is already in the LOW state. This avoids any chance of generating a runt clock pulse on the internal clock when the device is enabled/disabled as can happen with an asynchronous control. An internal runt pulse could lead to losing synchronization between the internal divider stages. The internal enable flip-flop is clocked on the falling edge of the divider stages. The internal enable flip flop is clocked on the falling edge of the input clock; therefore, all associated specification limits are referenced to the negative edge of the clock input.
Upon start-up, the internal flip-flops will attain a random state; the master reset (MR) input allows for the synchronization of the internal dividers, as well as for multiple EL34/Ls in a system.
Features
? 3.3V and 5V power supply options
? 50ps output-to-output skew
? Synchronous enable/disable
? Master Reset for synchronization
? Internal 75K? input pull-down resistors
? Available in 16-pin SOIC package
產(chǎn)品屬性
- 型號(hào):
SY100EL34LZGTR
- 制造商:
MICREL
- 制造商全稱:
Micrel Semiconductor
- 功能描述:
5V/3.3V ÷2, ÷4, ÷8 Clock Generation Chip
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
MICREL |
2020+ |
SOP16 |
80000 |
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價(jià) | ||
MREL/麥瑞 |
23+ |
NA/ |
3480 |
原廠直銷,現(xiàn)貨供應(yīng),賬期支持! |
詢價(jià) | ||
MICREL/麥瑞 |
24+ |
SOP16 |
880000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價(jià) | ||
MIC |
0624/1017 |
SOP |
1760 |
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | ||
MICREL/麥瑞 |
22+ |
SOP16 |
9850 |
只做原裝正品假一賠十!正規(guī)渠道訂貨! |
詢價(jià) | ||
MIC |
21+ |
SOP |
1760 |
絕對(duì)公司現(xiàn)貨,不止網(wǎng)上數(shù)量!原裝正品,假一賠十! |
詢價(jià) | ||
MICREL |
SOP16 |
9500 |
一級(jí)代理 原裝正品假一罰十價(jià)格優(yōu)勢(shì)長(zhǎng)期供貨 |
詢價(jià) | |||
MICREL |
24+ |
SOP16 |
13500 |
免費(fèi)送樣原盒原包現(xiàn)貨一手渠道聯(lián)系 |
詢價(jià) | ||
MICREL |
22+23+ |
SOP16 |
36565 |
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨 |
詢價(jià) | ||
MICREL/麥瑞 |
22+ |
SOP16 |
12245 |
現(xiàn)貨,原廠原裝假一罰十! |
詢價(jià) |