TA900-10R中文資料TEWS數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

廠商型號(hào) |
TA900-10R |
功能描述 | 32 x 12/14 Bit 50/75 Msps ADC for MTCA.4 Rear-I/O |
文件大小 |
466.9 Kbytes |
頁(yè)面數(shù)量 |
3 頁(yè) |
生產(chǎn)廠商 | TEWS Technologies GmbH |
企業(yè)簡(jiǎn)稱 |
TEWS |
中文名稱 | TEWS Technologies GmbH官網(wǎng) |
原廠標(biāo)識(shí) | ![]() |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-3-30 23:00:00 |
人工找貨 | TA900-10R價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨 |
TA900-10R規(guī)格書(shū)詳情
Application Information
The TAMC532 is an Advanced Mezzanine Card (AMC) according to MTCA.4 (MicroTCA Enhancements for Rear I/O and Precision Timing). 32 analog input channels allow sampling of analog signals with 75 Msps at 12 Bit resolution (optional 50 Msps at 14 Bit).
The TAMC532 utilizes Back-IO via Zone 3 to interface the ADCs with the signal conditioning located on the μRTM. This modular concept allows adapting the TAMC532 to nearly any analog input requirement without changing the AMC itself.
A very powerful on-board clocking structure enables using the TAMC532 in nearly all kind of clocking scenarios. A self-clocked application as well as synchronizing multiple TAMC532 is possible, allowing applications with up to several hundred simultaneous sampled channels.
Data readout can be done via several interfaces like e.g. PCI-Express or two SFP-cages in the front panel.
The on-board DRR3 memory can be used for data buffering in triggered applications that require subsequent readout. Assuming sufficient data fabric bandwidth, the DDR3 memory can also be used as double buffer, allowing infinite data acquisition.
Up to eight backplane triggers are available, each configurable as input or output.
The TAMC532 is equipped with a powerful Kintex-7 FPGA for data preprocessing and transfer. By default, the Kintex-7 FPGA is configured with a firmware that provides a very functional readout system and full control over the numerous clocking and trigger options. It can also be adapted to customer needs if necessary.
In-circuit programming and debugging of the FPGA design (e.g. using Xilinx “ChipScope”) is supported. The Program and Debug Box TA900 or the standard Xilinx JTAG header allows access to the module while it is inserted in a system. In addition to the module's JTAG Chain, the TA900 allows access to the UART of the on-board Module Management Controller (MMC) and to two user pins of the FPGA. If a UART core is implemented in the FPGA, serial communication via the TA900 is possible.
The TA900 can be accessed by USB 2.0 and by a 14-pin JTAG Header (e.g. for connecting a Xilinx Platform Cable).
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
TOKO |
23+ |
NA/ |
4503 |
原廠直銷,現(xiàn)貨供應(yīng),賬期支持! |
詢價(jià) | ||
MAGCOM |
2016+ |
SMD |
3000 |
只做原裝,假一罰十,公司可開(kāi)17%增值稅發(fā)票! |
詢價(jià) | ||
TST |
19+ |
假一賠十 |
525 |
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價(jià) | ||
TOKO |
25+23+ |
SMD |
62069 |
絕對(duì)原裝正品現(xiàn)貨,全新深圳原裝進(jìn)口現(xiàn)貨 |
詢價(jià) | ||
TOSHIBA |
22+ |
DIP24 |
3000 |
原裝正品,支持實(shí)單 |
詢價(jià) | ||
24+ |
354 |
詢價(jià) | |||||
ST |
2447 |
ZIP |
100500 |
一級(jí)代理專營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排單到貨 |
詢價(jià) | ||
原裝正品 |
24+ |
NA |
66300 |
一級(jí)代理/全新原裝現(xiàn)貨/長(zhǎng)期供應(yīng)! |
詢價(jià) | ||
Murata |
2023+ |
SMD |
8800 |
正品渠道現(xiàn)貨 終端可提供BOM表配單。 |
詢價(jià) | ||
Murata |
23+ |
SMD |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價(jià) |