首頁(yè)>TC358774XBG>規(guī)格書詳情

TC358774XBG中文資料東芝數(shù)據(jù)手冊(cè)PDF規(guī)格書

TC358774XBG
廠商型號(hào)

TC358774XBG

功能描述

CMOS Digital Integrated Circuit Silicon Monolithic

文件大小

398.25 Kbytes

頁(yè)面數(shù)量

24 頁(yè)

生產(chǎn)廠商 Toshiba Semiconductor
企業(yè)簡(jiǎn)稱

TOSHIBA東芝

中文名稱

株式會(huì)社東芝官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-1-18 14:50:00

TC358774XBG規(guī)格書詳情

Features

● DSI Receiver

? Configurable 1- up to 4-Data-Lane DSI Link with

bi-directional support on Data Lane 0

? Maximum bit rate of 1 Gbps/lane

? Video input data formats:

- RGB565 16-bits per pixel

- RGB666 18-bits per pixel

- RGB666 loosely packed 24-bits per pixel

- RGB888 24-bits per pixel

? Video frame size:

- Up to 1600×1200 24-bits per pixel resolution to

single-link LVDS display panel, limited by 135

MHz LVDS speed

- Up to WUXGA resolutions (1920×1200 24-bits

pixels) to dual-link LVDS display panel, limited by

4 Gbps DSI link speed

? Supports Video Stream packets for video data

transmission.

? Supports generic long packets for accessing the

chip's register set

? Supports the path for Host to control the on-chip

I2C Master

● LVDS FPD Link Transmitter

? Supports single-link or dual-link

? Maximum pixel clock frequency of 135 MHz.

? Maximum pixel clock speed of 135 MHz for singlelink

or 270 MHz for dual-link

? Supports display up to 1600×1200 24-bits per

pixel resolution for single-link, or up to 1920×1200

24-bits resolutions for dual-link

? Supports the following pixel formats:

- RGB666 18-bits per pixel

- RGB888 24-bits per pixel

? Features Toshiba Magic Square algorithm which

enables a RGB666 display panel to produce a

display quality almost equivalent to that of an

RGB888 24-bits panel

? Flexible mapping of parallel data input bit ordering

? Supports programmable clock polarity

? Supports two power saving states

- Sleep state, when receiving DSI ULPS signaling

- Standby state, entered by STBY pin assertion

● System Operation

? Host configures the chip through DSI link

? Through DSI link, Host accesses the chip register

set using Generic Write and Read packets. One

Generic Long Write packet can write to multiple

contiguous register addresses

? Includes an I2C Master function which is controlled

by Host through DSI link (multi-master is not

supported)

? Power management features to save power

? Configuration registers is also accessible through

I2C Slave interface

● Clock Source

? LVDS pixel clock source is either from external

clock EXTCLK or derived from DSICLK.

? A built-in PLL generates the high-speed LVDS

serializing clock requiring no external components

● Digital Input/Output Signals

? All Digital Input signals are 3.3V tolerant

? All Digital Output signals can output ranging from

1.8V to 3.3V depending on IO supply voltage

● Power supply

? MIPI? DSI D-PHYSM: 1.2 V

? LVDS PHY: 1.8 V

? I/O: 1.8 V - 3.3V (all IO supply pins must

be same level)

? Digital Core: 1.2 V

● Power Consumption

? Power Down State is achieved by:

1. Reset asserted

2. EXTCLK not toggling

3. STBY = 0

4. DSI in ULPS Drive

● Packaging Information

? BGA64 (0.65mm ball pitch)

- Supports DSI-RX 4-data-lanes + Dual-Link LVDSTX

- 6.0mm × 6.0mm × 1.0mm

? BGA49 (0.65mm ball pitch)

- Supports DSI-RX 4-data-lanes + Single-Link

LVDS-TX

- 5.0mm × 5.0mm × 1.0mm

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
TOSHIBA/東芝
22+
BGA49
38598
鄭重承諾只做原裝進(jìn)口貨
詢價(jià)
TOSHIBA/東芝
24+
BGA64
2000
原裝正品現(xiàn)貨假一賠十
詢價(jià)
TOSHIBA
1309+
BGA
724
一級(jí)代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價(jià)
TOSHIBA/東芝
23+
BGA
10000
公司只做原裝正品
詢價(jià)
TOSHIBA
23+
BGA
6850
只做原廠原裝正品現(xiàn)貨!假一賠十!
詢價(jià)
TOSHIBA
2020+
BGA
80000
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開13%增
詢價(jià)
SMD
22+
SMD
9609
只有原裝 低價(jià) 實(shí)單必成
詢價(jià)
TOSHIBA
21+
BGA
9866
詢價(jià)
TOSHIBA
21+
BGA
2281
原裝現(xiàn)貨假一賠十
詢價(jià)
TOSHIBA
BGA
6994
集團(tuán)化配單-有更多數(shù)量-免費(fèi)送樣-原包裝正品現(xiàn)貨-正規(guī)
詢價(jià)