首頁>TC74HC107AP>規(guī)格書詳情
TC74HC107AP中文資料東芝數(shù)據(jù)手冊PDF規(guī)格書
TC74HC107AP規(guī)格書詳情
Dual J-K Flip Flop with Clear
The TC74HC107A is a high speed CMOS DUAL J-K FLIP FLOP fabricated with silicon gate C2MOS technology.
It achieves the high speed operation similar to equivalent LSTTL while maintaining the CMOS low power dissipation.
In accordance with the logic levels applied to the J and K inputs, the outputs change state on the negative going transition of the clock pulse.
CLR is independent of the clock and is accomplished by a low logic level on the input.
All inputs are equipped with protection circuits against static discharge or transient excess voltage.
Features
? High speed: fmax = 75 MHz (typ.) at VCC = 5 V
? Low power dissipation: ICC = 2 μA (max) at Ta = 25°C
? High noise immunity: VNIH = VNIL = 28 VCC (min)
? Output drive capability: 10 LSTTL loads
? Symmetrical output impedance: |IOH| = IOL = 4 mA (min)
? Balanced propagation delays: tpLH ~ ? tpHL
? Wide operating voltage range: VCC (opr) = 2~6 V
? Pin and function compatible with 74LS107
產(chǎn)品屬性
- 型號:
TC74HC107AP
- 制造商:
TOSHIBA
- 制造商全稱:
Toshiba Semiconductor
- 功能描述:
DUAL J - K FLIP FLOP WITH CLEAR
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TOS |
22+ |
DIP-14 |
8200 |
原裝現(xiàn)貨庫存.價格優(yōu)勢 |
詢價 | ||
TOSHIBA |
99+ |
DIP-14 |
50 |
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力 |
詢價 | ||
TOSHIBA |
22+ |
SOP |
3000 |
原裝正品,支持實單 |
詢價 | ||
2017+ |
NA |
28562 |
只做原裝正品假一賠十! |
詢價 | |||
TOS |
2001 |
DIP |
6000 |
絕對原裝自己現(xiàn)貨 |
詢價 | ||
TOS |
88+ |
DIP-14 |
33 |
原裝現(xiàn)貨海量庫存歡迎咨詢 |
詢價 | ||
TOSHIBA |
23+ |
SOP-16 |
8560 |
受權(quán)代理!全新原裝現(xiàn)貨特價熱賣! |
詢價 | ||
TOSH |
1989 |
50 |
原裝正品現(xiàn)貨庫存價優(yōu) |
詢價 | |||
TOSHIBA |
2020+ |
SOP16 |
962 |
百分百原裝正品 真實公司現(xiàn)貨庫存 本公司只做原裝 可 |
詢價 | ||
TOS |
24+ |
DIP-14 |
2500 |
自己現(xiàn)貨 |
詢價 |