首頁>TCP630-22R>規(guī)格書詳情

TCP630-22R中文資料TEWS數(shù)據(jù)手冊PDF規(guī)格書

TCP630-22R
廠商型號

TCP630-22R

功能描述

Reconfigurable FPGA with TTL/Differential I/O to PIM Module Slot

文件大小

125.86 Kbytes

頁面數(shù)量

2

生產(chǎn)廠商 TEWS Technologies GmbH
企業(yè)簡稱

TEWS

中文名稱

TEWS Technologies GmbH官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-3-20 19:27:00

人工找貨

TCP630-22R價格和庫存,歡迎聯(lián)系客服免費人工找貨

TCP630-22R規(guī)格書詳情

Application Information

The TCP630 is a standard 3U 32 bit CompactPCI module providing a user configurable FPGA with 300,000 or 600,000 system gates. All local signals from the PCI controller are routed to the FPGA.

The TCP630 provides 64 ESD-protected TTL lines, 32 differential I/O lines using EIA-422 / EIA-485 compatible, ESD-protected line transceivers or 32 TTL and 16 differential I/Os. All lines are individually programmable as input, output or tri-state. The receivers are always enabled, which allows determining the state of each I/O line at any time. This can be used as read back function for lines configured as outputs. Each TTL I/O line has a pull-up resistor. The pull-up voltage is selectable to be either +3.3V or +5V. The differential I/O lines are terminated by 120Ω resistors.

Am Bahnhof 7 25469 Halstenbek, Germany

Phone: +49 (0) 4101 4058 0 Fax: +49 (0) 4101 4058 19

e-mail: info@tews.com www.tews.com

For flexible front I/O solutions the TCP630 provides a PIM Module slot, allowing active and passive signal conditioning. With the TPIM003 all I/O signals are provided on a HD68 connector. An option also offers in parallel rear I/O via the J2 connector.

TCP630-10R

The FPGA is configured by a serial flash. The flash device is in-system programmable via driver software over the PCI bus. An in-circuit debugging option is available via an optionally mountable JTAG header for readback and real-time debugging of the FPGA design (using Xilinx “ChipScope”).

A programmable clock generator supplies up to six different clock frequencies between 200 kHz and 166 MHz. All outputs are available at the FPGA, one clock source is in addition used as the local clock signal for the PCI controller. The clock generator settings are stored in an EEPROM and can be changed by the driver software through PCI9030 GPIO pins.

The configuration EEPROM of the PCI controller can also be modified by the driver software, to adapt address spaces etc.

User applications can be developed using the design software ISE WebPACK which can be downloaded free of charge from www.xilinx.com.

For First Time Users the Engineering Documentation TCP630-ED is recommended. The Engineering Documentation includes TCP630-DOC, schematics, data sheets / application notes of the components and well documented sample VHDL source code.

Software Support (TDRV004-SW-xx) for different operating systems is available.

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
TOSHIBA
00+
DIP8
3560
全新原裝進口自己庫存優(yōu)勢
詢價
N/A
24+
NA
990000
明嘉萊只做原裝正品現(xiàn)貨
詢價
FOR
10+
SMD
1000
原廠原裝倉庫現(xiàn)貨,歡迎咨詢
詢價
SAMSUNG(三星)
23+
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費送樣,原廠技術(shù)支持!!!
詢價
TONGCHUAN
SMD-4
35560
一級代理 原裝正品假一罰十價格優(yōu)勢長期供貨
詢價
TOSHIBA
2024+
DIP-4
50000
原裝現(xiàn)貨
詢價
22+23+
49483
絕對原裝正品現(xiàn)貨,全新深圳原裝進口現(xiàn)貨
詢價
TOSHIBA
22+
DIP-4
3000
原裝正品,支持實單
詢價
OK
23+
11200
原廠授權(quán)一級代理、全球訂貨優(yōu)勢渠道、可提供一站式BO
詢價
HOSIDENCORPORATION
20005
全新原裝 貨期兩周
詢價