首頁>TPIM003>規(guī)格書詳情

TPIM003中文資料TEWS數(shù)據(jù)手冊PDF規(guī)格書

TPIM003
廠商型號

TPIM003

功能描述

Reconfigurable FPGA with 64 TTL I/O / 32 Diff. I/O

文件大小

250.91 Kbytes

頁面數(shù)量

3

生產(chǎn)廠商 TEWS Technologies GmbH
企業(yè)簡稱

TEWS

中文名稱

TEWS Technologies GmbH官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-5-4 23:00:00

人工找貨

TPIM003價格和庫存,歡迎聯(lián)系客服免費人工找貨

TPIM003規(guī)格書詳情

Application Information

The TPMC632 is a standard single-width 32 bit PMC module providing a user configurable XC6SLX45T-2 or XC6SLX100T-2 Spartan-6 FPGA. The integrated Spartan-6’s PCIe Endpoint Block is connected to a PCIe-to-PCI Bridge which routed to the PMC PCI Interface.

Different variants of the TPMC632 provide ESD-protected TTL lines, ESD-protected differential I/O lines and differential Multipoint-LVDS lines. Also combination of 32 TTL and 16 differential I/O lines are supported.

All lines are individually programmable as input, output or tri-state. The receivers are always enabled, which allows determining the state of each I/O line at any time. This can be used as read back function for lines configured as outputs. Each TTL I/O line has a pull resistor. The pull voltage level is selectable to be either +3.3V, +5V and additionally GND. The differential I/O lines are terminated by 120Ω resistors and the differential Multipoint-LVDS lines are terminated by 100Ω resistors.

The FPGA is connected to a 128 Mbytes, 16 bit wide DDR3 SDRAM. The SDRAM-interface uses a hardwired internal Memory Controller Block of the Spartan-6.

The FPGA is configured by a platform flash or SPI flash. Both configuration flashes are in-system programmable. An in-circuit debugging option is available via a JTAG header for read back and real-time debugging of the FPGA design (using Xilinx “ChipScope”).

The TPMC632 provides front panel I/O via a HD68 SCSI-3 type connector and rear panel I/O via P14.

User applications for the TPMC632 with XC6SLX45T-2 FPGA can be developed using the design software ISE WebPACK which can be downloaded free of charge from www.xilinx.com. The larger FPGA densities require a full licensed ISE Design Suite.

TEWS offers an FPGA Development Kit (TPMC632-FDK) which consists of well documented basic example design. It includes an .ucf file with all necessary pin assignments and basic timing constraints. The example design covers the main functionalities of the TPMC632. It implements a DMA capable PCIe endpoint with interrupt support, register mapping, DDR3 memory access and basic I/O. It comes as a Xilinx ISE project with source code and as a ready-to-download bitstream.

Please note: The basic example design requires the Embedded Development Kit (EDK), which is part of the Embedded or System Edition of the ISE Design Suite from Xilinx (downloadable from www.xilinx.com, a 30 day evaluation license is available).

Software Support (TDRV015-SW-xx) for different operating systems is available.

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
TOTALPW
24+
NA/
3299
原裝現(xiàn)貨,當(dāng)天可交貨,原型號開票
詢價
TECH PUBLIC(臺舟)
2024+
SOT-23-6L
500000
誠信服務(wù),絕對原裝原盤
詢價
TOTALPW
25+23+
DIP
41290
絕對原裝正品全新進口深圳現(xiàn)貨
詢價
TOTALPW
24+
SSOP
9600
原裝現(xiàn)貨,優(yōu)勢供應(yīng),支持實單!
詢價
埃賽力達
22+
NA
500000
萬三科技,秉承原裝,購芯無憂
詢價
TOTALPW
2447
DIP
100500
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨
詢價
TECH PUBLIC
15
詢價
TECH PUBLIC
24+
con
15
現(xiàn)貨常備產(chǎn)品原裝可到京北通宇商城查價格
詢價
TOTAL POWER
0645+
MODULE
21
一級代理,專注軍工、汽車、醫(yī)療、工業(yè)、新能源、電力
詢價
04+
模塊
3
原裝現(xiàn)貨海量庫存歡迎咨詢
詢價