首頁(yè)>UPD44165182BF5-E50-EQ3>規(guī)格書(shū)詳情

UPD44165182BF5-E50-EQ3中文資料瑞薩數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

UPD44165182BF5-E50-EQ3
廠商型號(hào)

UPD44165182BF5-E50-EQ3

功能描述

18M-BIT QDRTM II SRAM 2-WORD BURST OPERATION

文件大小

464.51 Kbytes

頁(yè)面數(shù)量

37 頁(yè)

生產(chǎn)廠商 Renesas Technology Corp
企業(yè)簡(jiǎn)稱

RENESAS瑞薩

中文名稱

瑞薩科技有限公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-3-11 8:57:00

人工找貨

UPD44165182BF5-E50-EQ3價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

UPD44165182BF5-E50-EQ3規(guī)格書(shū)詳情

Features

? 1.8 ± 0.1 V power supply

? 165-pin PLASTIC BGA (13 x 15)

? HSTL interface

? PLL circuitry for wide output data valid window and future frequency scaling

? Separate independent read and write data ports with concurrent transactions

? 100 bus utilization DDR READ and WRITE operation

? Two-tick burst for low DDR transaction size

? Two input clocks (K and K#) for precise DDR timing at clock rising edges only

? Two output clocks (C and C#) for precise flight time and clock skew matching-clock

and data delivered together to receiving device

? Internally self-timed write control

? Clock-stop capability. Normal operation is restored in 20 μs after clock is resumed.

? User programmable impedance output (35 to 70 Ω)

? Fast clock cycle time : 3.3 ns (300 MHz), 3.5 ns (287 MHz), 4.0 ns (250 MHz), 5.0 ns (200 MHz)

? Simple control logic for easy depth expansion

? JTAG 1149.1 compatible test access port

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
NEC
FBGA
1445
正品原裝--自家現(xiàn)貨-實(shí)單可談
詢價(jià)
NEC
20+
BGA
25
進(jìn)口原裝現(xiàn)貨,假一賠十
詢價(jià)
NEC
23+
BGA+
3000
全新原裝現(xiàn)貨 優(yōu)勢(shì)庫(kù)存
詢價(jià)
NEC
22+23+
BGA
8000
新到現(xiàn)貨,只做原裝進(jìn)口
詢價(jià)
NEC
17+
BGA
6200
100%原裝正品現(xiàn)貨
詢價(jià)
原裝正品
24+
NA
65300
一級(jí)代理/放心購(gòu)買(mǎi)!
詢價(jià)
NEC
21+
BGA
480
原裝現(xiàn)貨假一賠十
詢價(jià)
NEC
2023+
BGA
8800
正品渠道現(xiàn)貨 終端可提供BOM表配單。
詢價(jià)
NEC
23+
NA/
3358
原廠直銷(xiāo),現(xiàn)貨供應(yīng),賬期支持!
詢價(jià)
NEC
0809+
BGA
25
一級(jí)代理,專(zhuān)注軍工、汽車(chē)、醫(yī)療、工業(yè)、新能源、電力
詢價(jià)