首頁>UPD48288236AFF-E18-DW1-A>規(guī)格書詳情
UPD48288236AFF-E18-DW1-A中文資料瑞薩數據手冊PDF規(guī)格書
相關芯片規(guī)格書
更多- UPD48288236AF1-E18-DW1-A
- UPD48288218AF1-E18-DW1-A
- UPD48288236AF1-E24-DW1-A
- UPD48288218AF1-E24-DW1-A
- UPD48288209AFF-E33-DW1
- UPD48288209AFF-E33-DW1-A
- UPD48288209FF-E33-DW1-A
- UPD48288209FF-EF25-DW1-A
- UPD48288209FF-EF33-DW1-A
- UPD48288218-A
- UPD48288218A
- UPD48288218AFF-E18-DW1
- UPD48288236AFF-E18-DW1
- UPD48288218AFF-E18-DW1-A
- UPD48288218AFF-E24-DW1
- UPD48288218AFF-E24-DW1-A
- UPD48288218AFF-E25-DW1
- UPD48288218AFF-E25-DW1-A
UPD48288236AFF-E18-DW1-A規(guī)格書詳情
Features
? SRAM-type interface
? Double-data-rate architecture
? PLL circuitry
? Cycle time: 1.875 ns @ tRC = 15 ns
2.5 ns @ tRC = 15 ns
2.5 ns @ tRC = 20 ns
3.3 ns @ tRC = 20 ns
? Non-multiplexed addresses
? Multiplexing option is available.
? Data mask for WRITE commands
? Differential input clocks (CK and CK#)
? Differential input data clocks (DK and DK#)
? Data valid signal (QVLD)
? Programmable burst length: 2 / 4 / 8 (x9 / x18 / x36)
? User programmable impedance output (25 Ω - 60 Ω)
? JTAG boundary scan
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
RENESAS/瑞薩 |
23+ |
BGA |
11200 |
原廠授權一級代理、全球訂貨優(yōu)勢渠道、可提供一站式BO |
詢價 | ||
Renesa |
21+ |
25000 |
原廠原包 深圳現貨 主打品牌 假一賠百 可開票! |
詢價 | |||
RENESAS/瑞薩 |
23+ |
BGA |
50000 |
全新原裝正品現貨,支持訂貨 |
詢價 | ||
RENESAS/瑞薩 |
2318+ |
BGA |
6800 |
十年專業(yè)專注 優(yōu)勢渠道商正品保證公司現貨 |
詢價 | ||
RENESAS/瑞薩 |
2023+ |
BGA |
8635 |
一級代理優(yōu)勢現貨,全新正品直營店 |
詢價 | ||
RENESAS/瑞薩 |
22+ |
BGA |
2259 |
只做原裝公司現貨! |
詢價 | ||
原裝RENESAS |
22+23+ |
BGA |
44955 |
絕對原裝正品現貨,全新深圳原裝進口現貨 |
詢價 | ||
RENESAS/瑞薩 |
24+ |
BGA |
18500 |
授權代理直銷,原廠原裝現貨,假一罰十,特價銷售 |
詢價 | ||
RENESAS/瑞薩 |
23+ |
BGA |
12500 |
全新原裝現貨,假一賠十 |
詢價 | ||
RENESAS/瑞薩 |
23+ |
BGA |
6000 |
原裝正品,支持實單 |
詢價 |