首頁(yè)>V62/22610-03XF>規(guī)格書(shū)詳情
V62/22610-03XF中文資料德州儀器數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
廠商型號(hào) |
V62/22610-03XF |
功能描述 | ADC12QJ1600-SP Quad Channel 1.6-GSPS, 12-Bit, Analog-to-Digital Converter (ADC) with JESD204C Interface |
絲印標(biāo)識(shí) | |
封裝外殼 | FCCSP |
文件大小 |
6.04206 Mbytes |
頁(yè)面數(shù)量 |
148 頁(yè) |
生產(chǎn)廠商 | Texas Instruments |
企業(yè)簡(jiǎn)稱 |
TI1【德州儀器】 |
中文名稱 | 德州儀器官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-2-3 16:30:00 |
V62/22610-03XF規(guī)格書(shū)詳情
1 Features
? Radiation Performance:
– Total Ionizing Dose (TID): 300 krad (Si)
– Single Event Latchup (SEL): 120 MeV-cm2/mg
– Single Event Upset (SEU) immune registers
? ADC Core:
– Resolution: 12 Bit
– Maximum sampling rate: 1.6 GSPS
– Non-interleaved architecture
– Internal dither reduces high-order harmonics
? Performance specifications (–1 dBFS):
– SNR (100 MHz): 57.4 dBFS
– ENOB (100 MHz): 9.1 Bits
– SFDR (100 MHz): 64 dBc
– Noise floor (–20 dBFS): –147 dBFS
? Full-scale input voltage: 800 mVPP-DIFF
? Full-power input bandwidth: 6 GHz
? JESD204C Serial data interface:
– Support for 2 to 8 total SerDes lanes
– Maximum baud-rate: 17.16 Gbps
– 64B/66B and 8B/10B encoding modes
– Subclass-1 support for deterministic latency
– Compatible with JESD204B receivers
? Optional internal sampling clock generation
– Internal PLL and VCO (7.2–8.2 GHz)
? SYSREF Windowing eases synchronization
? Four clock outputs simplify system clocking
– Reference clocks for FPGA or adjacent ADC
– Reference clock for SerDes transceivers
? Timestamp input and output for pulsed systems
? Power consumption (1 GSPS): 1.9W
? Power supplies: 1.1 V, 1.9 V
2 Applications
? Electronic warfare (SIGINT, ELINT)
? Satellite communications (SATCOM)
3 Description
ADC12QJ1600-SP is a quad channel, 12-bit, 1.6
GSPS analog-to-digital converters (ADC). Low power
consumption, high sampling rate and 12-bit resolution
makes the device suited for a variety of multi-channel
communications systems.
Full-power input bandwidth (-3 dB) of 6 GHz enables
direct RF sampling of L-band and S-band.
4 Description (continued)
A number of clocking features are included to relax system hardware requirements, such as an internal phaselocked
loop (PLL) with integrated voltage-controlled oscillator (VCO) to generate the sampling clock. Four clock
outputs are provided to clock the logic and SerDes of the FPGA or ASIC. A timestamp input and output is
provided for pulsed systems.
JESD204C serialized interface decreases system size by reducing the amount of printed circuit board (PCB)
routing. Interface modes support from 2 to 8 lanes (dual and quad channel devices) or 1 to 4 lanes (for the
single channel device), with SerDes baud-rates up to 17.16 Gbps, to allow the optimal configuration for each
application.
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
Texas |
21+ |
25000 |
原廠原包 深圳現(xiàn)貨 主打品牌 假一賠百 可開(kāi)票! |
詢價(jià) | |||
TexasInstruments |
18+ |
ICREGBUCKADJ5A8SOPWRPAD |
6580 |
公司原裝現(xiàn)貨/歡迎來(lái)電咨詢! |
詢價(jià) | ||
TI |
三年內(nèi) |
1983 |
只做原裝正品 |
詢價(jià) | |||
TI(德州儀器) |
2112+ |
SOPowerPad-8 |
105000 |
2500個(gè)/圓盤(pán)一級(jí)代理專營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨, |
詢價(jià) | ||
TI |
23+ |
8SO PowerPad |
8000 |
只做原裝現(xiàn)貨 |
詢價(jià) | ||
Texas Instruments(德州儀器) |
22+ |
NA |
500000 |
萬(wàn)三科技,秉承原裝,購(gòu)芯無(wú)憂 |
詢價(jià) | ||
TI |
22+ |
8-PowerSOIC |
9000 |
原廠渠道,現(xiàn)貨配單 |
詢價(jià) | ||
進(jìn)口原裝 |
23+ |
SOT252 |
1015 |
專業(yè)優(yōu)勢(shì)供應(yīng) |
詢價(jià) | ||
TI/德州儀器 |
23+ |
SO-8 |
8355 |
只做原裝現(xiàn)貨/實(shí)單可談/支持含稅拆樣 |
詢價(jià) | ||
TI |
2020+ |
BGA |
1500 |
百分百原裝正品 真實(shí)公司現(xiàn)貨庫(kù)存 本公司只做原裝 可 |
詢價(jià) |