首頁>VG36128401BT>規(guī)格書詳情
VG36128401BT中文資料VML數(shù)據(jù)手冊PDF規(guī)格書
VG36128401BT規(guī)格書詳情
Description
The VG36128401B, VG36128801B and VG3664128161B are high-speed 134,217,728-bit synchronous dynamic random-access memories, organized as 8,388,608 x 4 x 4, 4,194,304 x 8 x 4 and 2,097,152 x 16 x 4 (word x bit x bank), respectively.
The synchronous DRAMs achieved high-speed data transfer using the pipeline architecture. All input and outputs are synchronized with the positive edge of the clock.The synchronous DRAMs are compatible with Low Voltage TTL (LVTTL).These products are packaged in 54-pin TSOPII.
Features
? Single 3.3V (±0.3V) power supply
? High speed clock cycle time -7H: 133MHz, -7L: 133MHz, -8H: 100MHz
? Fully synchronous operation referenced to clock rising edge
? Possible to assert random column access in every cycle
? Quad internal banks controlled by BA0 & BA1 (Bank Select)
? Byte control by LDQM and UDQM for VG36128161DT
? Programmable Wrap sequence (Sequential / Interleave)
? Programmable burst length (1, 2, 4, 8 and full page)
? Programmable /CAS latency (2 and 3)
? Automatic precharge and controlled precharge
? CBR (Auto) refresh and self refresh
? X4, X8, X16 organization
? LVTTL compatible inputs and outputs
? 4,096 refresh cycles / 64ms
產(chǎn)品屬性
- 型號:
VG36128401BT
- 制造商:
VML
- 制造商全稱:
VML
- 功能描述:
CMOS Synchronous Dynamic RAM
供應商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
xilinx |
22+ |
TSOP |
6800 |
詢價 | |||
VT |
24+ |
NA |
990000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價 | ||
LANGUARD |
TSOP |
396379 |
集團化配單-有更多數(shù)量-免費送樣-原包裝正品現(xiàn)貨-正規(guī) |
詢價 | |||
LANGUARD |
20+ |
TSOP |
1001 |
全新原裝現(xiàn)貨 |
詢價 | ||
VT |
22+23+ |
TSSOP |
33935 |
絕對原裝正品全新進口深圳現(xiàn)貨 |
詢價 | ||
VANGUARD |
24+ |
9850 |
公司原裝現(xiàn)貨/隨時可以發(fā)貨 |
詢價 | |||
VT |
22+ |
TSSOP50 |
6521 |
只做原裝正品現(xiàn)貨!或訂貨假一賠十! |
詢價 | ||
LANGUARD |
24+ |
TSOP |
10000 |
百分之百進口原裝現(xiàn)貨假一罰百 |
詢價 | ||
LANGUARD |
22+ |
SOP |
2000 |
全新原裝現(xiàn)貨! |
詢價 | ||
24+ |
TSOP |
3000 |
自己現(xiàn)貨 |
詢價 |