首頁>XC68HC912D60VFU8>規(guī)格書詳情
XC68HC912D60VFU8中文資料恩智浦?jǐn)?shù)據(jù)手冊(cè)PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多XC68HC912D60VFU8規(guī)格書詳情
Features
? 16-bit CPU12
– Upward compatible with M68HC11 instruction set
– Interrupt stacking and programmer’s model identical to
M68HC11
– 20-bit ALU
– Instruction queue
– Enhanced indexed addressing
? Multiplexed bus
– Single chip or expanded
– 16 address/16 data wide or 16 address/8 data narrow mode
? Two 8-bit ports with key wake-up interrupt (2 pins only are
available on 80QFP) and one I2C start bit detector (112TQFP
only)
? Memory
– 60K byte flash EEPROM, made of a 28K module and a 32K
module with 8K bytes protected BOOT section in each module
(68HC912D60)
– 60K byte ROM (68HC12D60)
– 1K byte EEPROM
– 2K byte RAM
? Analog-to-digital converters
– 2 x 8-channels, 10-bit resolution in 112TQFP
– 1 x 8-channels, 8-bit resolution in 80QFP
? 1M bit per second, CAN 2.0 A, B software compatible module
– Two receive and three transmit buffers
– Flexible identifier filter programmable as 2 x 32 bit, 4 x 16 bit or
8 x 8 bit
– Four separate interrupt channels for Rx, Tx, error and wake-up
– Low-pass filter wake-up function
– In 80QFP, only TxCAN and RxCAN pins are available
– Loop-back for self test operation
– Programmable link to a timer input capture channel, for timestamping
and network synchronization.
? Enhanced capture timer (ECT)
– 16-bit main counter with 7-bit prescaler
– 8 programmable input capture or output compare channels; 4
of the 8 input captures with buffer
– Input capture filters and buffers, three successive captures on
four channels, or two captures on four channels with a
capture/compare selectable on the remaining four
– Four 8-bit or two 16-bit pulse accumulators
– 16-bit modulus down-counter with 4-bit prescaler
– Four user-selectable delay counters for signal filtering
? 4 PWM channels with programmable period and duty cycle
– 8-bit 4-channel or 16-bit 2-channel
– Separate control for each pulse width and duty cycle
– Center- or left-aligned outputs
– Programmable clock select logic with a wide range of
frequencies
? Serial interfaces
– Two asynchronous serial communications interfaces (SCI)
– MI-Bus implemented on final devices
– Synchronous serial peripheral interface (SPI)
? LIM (light integration module)
– WCR (windowed COP watchdog, real time interrupt, clock
monitor)
– ROC (reset and clocks)
– MEBI (multiplexed external bus interface)
– MBI (internal bus interface and map)
– INT (interrupt control)
? Clock generation
– Phase-locked loop clock frequency multiplier
– Limp home mode in absence of external clock
– Slow mode divider
– Low power 0.5 to 16 MHz crystal oscillator reference clock
? 112-Pin TQFP package or 80-pin QFP package
– Up to 68 general-purpose I/O lines, plus up to 18 input-only
lines in 112TQFP
or
Up to 48 general-purpose I/O lines, plus up to 10 input-only
lines in 80QFP
? 8MHz operation at 5V
? Development support
– Single-wire background debug? mode (BDM)
– On-chip hardware breakpoints
產(chǎn)品屬性
- 型號(hào):
XC68HC912D60VFU8
- 制造商:
MOTOROLA
- 制造商全稱:
Motorola, Inc
- 功能描述:
Advance Information - Rev 4.0
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
XILINX |
21+ |
QFP |
536 |
原裝正品 |
詢價(jià) | ||
FREESCA |
2020+ |
QFP |
600 |
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價(jià) | ||
FREESCALE |
0636+ |
QFP |
301 |
原裝現(xiàn)貨 |
詢價(jià) | ||
MOTOROLA |
1738+ |
QFP |
8529 |
科恒偉業(yè)!只做原裝正品,假一賠十! |
詢價(jià) | ||
XILINX |
23+ |
原廠原封 |
30000 |
原裝正品公司現(xiàn)貨,假一賠十! |
詢價(jià) | ||
XILINX |
23+ |
BGA |
10000 |
正規(guī)渠道,只有原裝! |
詢價(jià) | ||
XILINX |
23+ |
21+ |
2886 |
原裝正品 |
詢價(jià) | ||
XILINX |
21+ |
QFP |
1280 |
只做原裝,質(zhì)量保證 |
詢價(jià) | ||
XILINX |
22+23+ |
BGA |
20018 |
絕對(duì)原裝正品全新進(jìn)口深圳現(xiàn)貨 |
詢價(jià) | ||
MOT |
23+ |
QFP |
1005 |
優(yōu)勢(shì)庫存 |
詢價(jià) |