首頁(yè)>XPC850DEZT50BU>規(guī)格書(shū)詳情
XPC850DEZT50BU中文資料飛思卡爾數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)
廠商型號(hào) |
XPC850DEZT50BU |
功能描述 | PowerQUICC? Integrated Communications Processor Hardware Specifications |
文件大小 |
2.67774 Mbytes |
頁(yè)面數(shù)量 |
72 頁(yè) |
生產(chǎn)廠商 | Freescale Semiconductor, Inc |
企業(yè)簡(jiǎn)稱 |
freescale【飛思卡爾】 |
中文名稱 | 飛思卡爾半導(dǎo)體官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2024-12-22 17:10:00 |
XPC850DEZT50BU規(guī)格書(shū)詳情
2 Features
Figure 1 is a block diagram of the MPC850, showing its major components and the relationships among
those components:
The following list summarizes the main features of the MPC850:
? Embedded single-issue, 32-bit MPC8xx core (implementing the PowerPC architecture) with
thirty-two 32-bit general-purpose registers (GPRs)
— Performs branch folding and branch prediction with conditional prefetch, but without
conditional execution
— 2-Kbyte instruction cache and 1-Kbyte data cache (Harvard architecture)
– Caches are two-way, set-associative
– Physically addressed
– Cache blocks can be updated with a 4-word line burst
– Least-recently used (LRU) replacement algorithm
– Lockable one-line granularity
— Memory management units (MMUs) with 8-entry translation lookaside buffers (TLBs) and
fully-associative instruction and data TLBs
— MMUs support multiple page sizes of 4 Kbytes, 16 Kbytes, 256 Kbytes, 512 Kbytes, and
8 Mbytes; 16 virtual address spaces and eight protection groups
Advanced on-chip emulation debug mode
Data bus dynamic bus sizing for 8, 16, and 32-bit buses
— Supports traditional 68000 big-endian, traditional x86 little-endian and modified little-endian
memory systems
— Twenty-six external address lines
Completely static design (0–80 MHz operation)
System integration unit (SIU)
— Hardware bus monitor
— Spurious interrupt monitor
— Software watchdog
— Periodic interrupt timer
— Low-power stop mode
— Clock synthesizer
— Decrementer, time base, and real-time clock (RTC) from the PowerPC architecture
— Reset controller
— IEEE 1149.1 test access port (JTAG)
Memory controller (eight banks)
— Glueless interface to DRAM single in-line memory modules (SIMMs), synchronous DRAM
(SDRAM), static random-access memory (SRAM), electrically programmable read-only
memory (EPROM), flash EPROM, etc.
— Memory controller programmable to support most size and speed memory interfaces
— Boot chip-select available at reset (options for 8, 16, or 32-bit memory)
— Variable block sizes, 32 Kbytes to 256 Mbytes
— Selectable write protection
— On-chip bus arbiter supports one external bus master
— Special features for burst mode support
General-purpose timers
— Four 16-bit timers or two 32-bit timers
— Gate mode can enable/disable counting
— Interrupt can be masked on reference match and event capture
Interrupts
— Eight external interrupt request (IRQ) lines
— Twelve port pins with interrupt capability
— Fifteen internal interrupt sources
— Programmable priority among SCCs and USB
— Programmable highest-priority request
Single socket PCMCIA-ATA interface
— Master (socket) interface, release 2.1 compliant
— Single PCMCIA socket
— Supports eight memory or I/O windows
Communications processor module (CPM)
— 32-bit, Harvard architecture, scalar RISC communications processor (CP)
— Protocol-specific command sets (for example, GRACEFUL STOP TRANSMIT stops transmission
after the current frame is finished or immediately if no frame is being sent and CLOSE RXBD
closes the receive buffer descriptor)
— Supports continuous mode transmission and reception on all serial channels
— Up to 8 Kbytes of dual-port RAM
— Twenty serial DMA (SDMA) channels for the serial controllers, including eight for the four
USB endpoints
— Three parallel I/O registers with open-drain capability
Four independent baud-rate generators (BRGs)
— Can be connected to any SCC, SMC, or USB
— Allow changes during operation
— Autobaud support option
Two SCCs (serial communications controllers)
— Ethernet/IEEE 802.3, supporting full 10-Mbps operation
— HDLC/SDLC?(all channels supported at 2 Mbps)
— HDLC bus (implements an HDLC-based local area network (LAN))
— Asynchronous HDLC to support PPP (point-to-point protocol)
— AppleTalk?
— Universal asynchronous receiver transmitter (UART)
— Synchronous UART
— Serial infrared (IrDA)
— Totally transparent (bit streams)
— Totally transparent (frame based with optional cyclic redundancy check (CRC))
? QUICC multichannel controller (QMC) microcode features
— Up to 64 independent communication channels on a single SCC
— Arbitrary mapping of 0–31 channels to any of 0–31 TDM time slots
— Supports either transparent or HDLC protocols for each channel
— Independent TxBDs/Rx and event/interrupt reporting for each channel
? One universal serial bus controller (USB)
— Supports host controller and slave modes at 1.5 Mbps and 12 Mbps
? Two serial management controllers (SMCs)
— UART
— Transparent
— General circuit interface (GCI) controller
— Can be connected to the time-division-multiplexed (TDM) channel
? One serial peripheral interface (SPI)
— Supports master and slave modes
— Supports multimaster operation on the same bus
? One I2C? (interprocessor-integrated circuit) port
— Supports master and slave modes
— Supports multimaster environment
? Time slot assigner
— Allows SCCs and SMCs to run in multiplexed operation
— Supports T1, CEPT, PCM highway, ISDN basic rate, ISDN primary rate, user-defined
— 1- or 8-bit resolution
— Allows independent transmit and receive routing, frame syncs, clocking
— Allows dynamic changes
— Can be internally connected to four serial channels (two SCCs and two SMCs)
? Low-power support
— Full high: all units fully powered at high clock frequency
— Full low: all units fully powered at low clock frequency
— Doze: core functional units disabled except time base, decrementer, PLL, memory controller,
real-time clock, and CPM in low-power standby
— Sleep: all units disabled except real-time clock and periodic interrupt timer. PLL is active for
fast wake-up
— Deep sleep: all units disabled including PLL, except the real-time clock and periodic interrupt
timer
— Low-power stop: to provide lower power dissipation
— Separate power supply input to operate internal logic at 2.2 V when operating at or below
25 MHz
— Can be dynamically shifted between high frequency (3.3 V internal) and low frequency (2.2 V
internal) operation
Debug interface
— Eight comparators: four operate on instruction address, two operate on data address, and two
operate on data
— The MPC850 can compare using the =, ≠, conditions to generate watchpoints
— Each watchpoint can generate a breakpoint internally
3.3-V operation with 5-V TTL compatibility on all general purpose I/O pins.
產(chǎn)品屬性
- 型號(hào):
XPC850DEZT50BU
- 功能描述:
IC MPU POWERQUICC 50MHZ 256-PBGA
- RoHS:
否
- 類別:
集成電路(IC) >> 嵌入式 - 微處理器
- 系列:
MPC8xx
- 標(biāo)準(zhǔn)包裝:
1
- 系列:
MPC85xx
- 處理器類型:
32-位 MPC85xx PowerQUICC III
- 特點(diǎn):
-
- 速度:
1.2GHz
- 電壓:
1.1V
- 安裝類型:
表面貼裝
- 封裝/外殼:
783-BBGA,F(xiàn)CBGA
- 供應(yīng)商設(shè)備封裝:
783-FCPBGA(29x29)
- 包裝:
托盤(pán)
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
FREESCALE |
23+ |
BGA |
2643 |
原裝正品現(xiàn)貨 |
詢價(jià) | ||
MOTOROLA/摩托羅拉 |
24+ |
BGA |
990000 |
明嘉萊只做原裝正品現(xiàn)貨 |
詢價(jià) | ||
FREESCALE |
BGA256 |
396379 |
集團(tuán)化配單-有更多數(shù)量-免費(fèi)送樣-原包裝正品現(xiàn)貨-正規(guī) |
詢價(jià) | |||
MOT |
23+ |
BGA |
4500 |
全新原裝、誠(chéng)信經(jīng)營(yíng)、公司現(xiàn)貨銷(xiāo)售 |
詢價(jià) | ||
FREESCALE |
05+49 |
96 |
公司優(yōu)勢(shì)庫(kù)存 熱賣(mài)中! |
詢價(jià) | |||
MOT |
22+ |
BGA |
1000 |
全新原裝現(xiàn)貨!自家?guī)齑? |
詢價(jià) | ||
MOT |
24+ |
BGA |
24 |
詢價(jià) | |||
MOTOROLA/摩托羅拉 |
2020+ |
NA |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增 |
詢價(jià) | ||
FREESCA |
16+ |
BGA |
2500 |
進(jìn)口原裝現(xiàn)貨/價(jià)格優(yōu)勢(shì)! |
詢價(jià) | ||
MOTOROLA/摩托羅拉 |
2021+ |
SMD |
100500 |
一級(jí)代理專營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排單到貨 |
詢價(jià) |