首頁(yè)>72V36100L15PFG>規(guī)格書(shū)詳情

72V36100L15PFG中文資料IDT數(shù)據(jù)手冊(cè)PDF規(guī)格書(shū)

72V36100L15PFG
廠(chǎng)商型號(hào)

72V36100L15PFG

功能描述

3.3 VOLT HIGH-DENSITY SUPERSYNC II

文件大小

310.35 Kbytes

頁(yè)面數(shù)量

48 頁(yè)

生產(chǎn)廠(chǎng)商 Integrated Device Technology, Inc.
企業(yè)簡(jiǎn)稱(chēng)

IDT

中文名稱(chēng)

Integrated Device Technology, Inc.官網(wǎng)

原廠(chǎng)標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠(chǎng)下載

更新時(shí)間

2024-12-28 16:54:00

72V36100L15PFG規(guī)格書(shū)詳情

DESCRIPTION:

The IDT72V36100/72V36110 are exceptionally deep, high speed, CMOS First-In-First-Out (FIFO) memories with clocked read and write controls and a flexible Bus-Matching x36/x18/x9 data flow. These FIFOs offer several key user benefits:

? Flexible x36/x18/x9 Bus-Matching on both read and write ports

? The period required by the retransmit operation is fixed and short.

? The first word data latency period, from the time the first word is

written to an empty FIFO to the time it can be read, is fixed and short.

? Asynchronous/Synchronous translation on the read or write ports

? High density offerings up to 4 Mbit

FEATURES:

? Choose among the following memory organizations:

IDT72V36100 - 65,536 x 36

IDT72V36110 - 131,072 x 36

? Higher density, 2Meg and 4Meg SuperSync II FIFOs

? Up to 166 MHz Operation of the Clocks

? User selectable Asynchronous read and/or write ports (PBGA Only)

? User selectable input and output port bus-sizing

- x36 in to x36 out

- x36 in to x18 out

- x36 in to x9 out

- x18 in to x36 out

- x9 in to x36 out

? Big-Endian/Little-Endian user selectable byte representation

? 5V input tolerant

? Fixed, low first word latency

? Zero latency retransmit

? Auto power down minimizes standby power consumption

? Master Reset clears entire FIFO

? Partial Reset clears data, but retains programmable settings

? Empty, Full and Half-Full flags signal FIFO status

? Programmable Almost-Empty and Almost-Full flags, each flag can

default to one of eight preselected offsets

? Selectable synchronous/asynchronous timing modes for Almost

Empty and Almost-Full flags

? Program programmable flags by either serial or parallel means

? Select IDT Standard timing (using EF and FF flags) or First Word

Fall Through timing (using OR and IR flags)

? Output enable puts data outputs into high impedance state

? Easily expandable in depth and width

? JTAG port, provided for Boundary Scan function (PBGA Only)

? Independent Read and Write Clocks (permit reading and writing

simultaneously)

? Available in a 128-pin Thin Quad Flat Pack (TQFP) or a 144-pin Plastic

Ball Grid Array (PBGA) (with additional features)

? Pin compatible to the SuperSync II (IDT72V3640/72V3650/72V3660/

72V3670/72V3680/72V3690) family

? High-performance submicron CMOS technology

? Industrial temperature range (–40°C to +85°C) is available

? Green parts available, see ordering information

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
RENESAS(瑞薩)/IDT
1921+
PBGA-144(13x13)
3575
向鴻倉(cāng)庫(kù)現(xiàn)貨,優(yōu)勢(shì)絕對(duì)的原裝!
詢(xún)價(jià)
IDT
1002
2
公司優(yōu)勢(shì)庫(kù)存 熱賣(mài)中!
詢(xún)價(jià)
Integrated Device Technology
2022+
原廠(chǎng)原包裝
8600
全新原裝 支持表配單 中國(guó)著名電子元器件獨(dú)立分銷(xiāo)
詢(xún)價(jià)
RENESAS(瑞薩電子)
22+
NA
500000
萬(wàn)三科技,秉承原裝,購(gòu)芯無(wú)憂(yōu)
詢(xún)價(jià)
RENESAS(瑞薩)/IDT
2117+
PBGA-144(13x13)
315000
1個(gè)/托盤(pán)一級(jí)代理專(zhuān)營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期
詢(xún)價(jià)
IDT, Integrated Device Technol
21+
128-LQFP
1
100%進(jìn)口原裝!長(zhǎng)期供應(yīng)!絕對(duì)優(yōu)勢(shì)價(jià)格(誠(chéng)信經(jīng)營(yíng))
詢(xún)價(jià)
24+
N/A
47000
一級(jí)代理-主營(yíng)優(yōu)勢(shì)-實(shí)惠價(jià)格-不悔選擇
詢(xún)價(jià)
IDT
1931+
N/A
113
加我qq或微信,了解更多詳細(xì)信息,體驗(yàn)一站式購(gòu)物
詢(xún)價(jià)
IDT
22+
NA
113
加我QQ或微信咨詢(xún)更多詳細(xì)信息,
詢(xún)價(jià)
23+
6000
現(xiàn)貨 有價(jià)可談
詢(xún)價(jià)