首頁>72V36100L7-5PFG>規(guī)格書詳情

72V36100L7-5PFG集成電路(IC)的FIFO存儲器規(guī)格書PDF中文資料

72V36100L7-5PFG
廠商型號

72V36100L7-5PFG

參數(shù)屬性

72V36100L7-5PFG 封裝/外殼為128-LQFP;包裝為卷帶(TR);類別為集成電路(IC)的FIFO存儲器;產(chǎn)品描述:IC FIFO 64X36 7-5NS 128QFP

功能描述

3.3 VOLT HIGH-DENSITY SUPERSYNC II

封裝外殼

128-LQFP

文件大小

310.35 Kbytes

頁面數(shù)量

48

生產(chǎn)廠商 Integrated Device Technology, Inc.
企業(yè)簡稱

IDT

中文名稱

Integrated Device Technology, Inc.官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-1-7 23:00:00

72V36100L7-5PFG規(guī)格書詳情

DESCRIPTION:

The IDT72V36100/72V36110 are exceptionally deep, high speed, CMOS First-In-First-Out (FIFO) memories with clocked read and write controls and a flexible Bus-Matching x36/x18/x9 data flow. These FIFOs offer several key user benefits:

? Flexible x36/x18/x9 Bus-Matching on both read and write ports

? The period required by the retransmit operation is fixed and short.

? The first word data latency period, from the time the first word is

written to an empty FIFO to the time it can be read, is fixed and short.

? Asynchronous/Synchronous translation on the read or write ports

? High density offerings up to 4 Mbit

FEATURES:

? Choose among the following memory organizations:

IDT72V36100 - 65,536 x 36

IDT72V36110 - 131,072 x 36

? Higher density, 2Meg and 4Meg SuperSync II FIFOs

? Up to 166 MHz Operation of the Clocks

? User selectable Asynchronous read and/or write ports (PBGA Only)

? User selectable input and output port bus-sizing

- x36 in to x36 out

- x36 in to x18 out

- x36 in to x9 out

- x18 in to x36 out

- x9 in to x36 out

? Big-Endian/Little-Endian user selectable byte representation

? 5V input tolerant

? Fixed, low first word latency

? Zero latency retransmit

? Auto power down minimizes standby power consumption

? Master Reset clears entire FIFO

? Partial Reset clears data, but retains programmable settings

? Empty, Full and Half-Full flags signal FIFO status

? Programmable Almost-Empty and Almost-Full flags, each flag can

default to one of eight preselected offsets

? Selectable synchronous/asynchronous timing modes for Almost

Empty and Almost-Full flags

? Program programmable flags by either serial or parallel means

? Select IDT Standard timing (using EF and FF flags) or First Word

Fall Through timing (using OR and IR flags)

? Output enable puts data outputs into high impedance state

? Easily expandable in depth and width

? JTAG port, provided for Boundary Scan function (PBGA Only)

? Independent Read and Write Clocks (permit reading and writing

simultaneously)

? Available in a 128-pin Thin Quad Flat Pack (TQFP) or a 144-pin Plastic

Ball Grid Array (PBGA) (with additional features)

? Pin compatible to the SuperSync II (IDT72V3640/72V3650/72V3660/

72V3670/72V3680/72V3690) family

? High-performance submicron CMOS technology

? Industrial temperature range (–40°C to +85°C) is available

? Green parts available, see ordering information

產(chǎn)品屬性

  • 產(chǎn)品編號:

    72V36100L7-5PFGI8

  • 制造商:

    Renesas Electronics America Inc

  • 類別:

    集成電路(IC) > FIFO 存儲器

  • 系列:

    72V

  • 包裝:

    卷帶(TR)

  • 存儲容量:

    2.25M(64K x 36)

  • 功能:

    同步

  • 數(shù)據(jù)速率:

    133.3MHz

  • 訪問時間:

    5ns

  • 電流 - 供電(最大值):

    40mA

  • 總線方向:

    單向

  • 擴充類型:

    深度,寬度

  • 可編程標(biāo)志支持:

  • 中繼能力:

  • FWFT 支持:

  • 工作溫度:

    -40°C ~ 85°C

  • 安裝類型:

    表面貼裝型

  • 封裝/外殼:

    128-LQFP

  • 供應(yīng)商器件封裝:

    128-TQFP(14x20)

  • 描述:

    IC FIFO 64X36 7-5NS 128QFP

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
RENESAS(瑞薩)/IDT
23+
TQFP128(14x20)
7350
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費送樣,原廠技術(shù)支持!!!
詢價
RENESAS(瑞薩)/IDT
23+
TQFP128(14x20)
6000
誠信服務(wù),絕對原裝原盤
詢價
RENESAS(瑞薩)/IDT
2021+
TQFP-128(14x20)
499
詢價
IDT
21+
QFP
800
原裝現(xiàn)貨假一賠十
詢價
IDT
16+
7890
進口原裝正品
詢價
RENESAS(瑞薩電子)
22+
NA
500000
萬三科技,秉承原裝,購芯無憂
詢價
IDT, Integrated Device Technol
21+
128-LQFP
15
100%進口原裝!長期供應(yīng)!絕對優(yōu)勢價格(誠信經(jīng)營)
詢價
IDT
23+
NA
7890
原裝正品代理渠道價格優(yōu)勢
詢價
IDT/RENESAS
22+
PKG128
24500
瑞薩全系列在售
詢價
IDT
22+
QFP
10000
原裝正品優(yōu)勢現(xiàn)貨供應(yīng)
詢價