首頁>74ALS109AN>規(guī)格書詳情

74ALS109AN中文資料飛利浦數(shù)據(jù)手冊PDF規(guī)格書

74ALS109AN
廠商型號

74ALS109AN

功能描述

Dual J-K positive edge-triggered flip-flop with set and reset

文件大小

93.6 Kbytes

頁面數(shù)量

9

生產(chǎn)廠商 NXP Semiconductors
企業(yè)簡稱

Philips飛利浦

中文名稱

荷蘭皇家飛利浦官網(wǎng)

原廠標識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-2-3 23:00:00

74ALS109AN規(guī)格書詳情

DESCRIPTION

The 74ALS109A is a dual positive edge-triggered JK-type flip-flop featuring individual J, K, clock, set, and reset inputs; also true and complementary outputs. Set (SD) and reset (RD) are asynchronous active-Low inputs and operate independently of the clock (CP) input.

The J and K are edge-triggered inputs which control the state changes of the flip-flops as described in the function table. Clock triggering occurs at a voltage level and is not directly related to the transition time of the positive-going pulse. The J and K inputs must be stable just one setup time prior to the Low-to-High transition of the clock for predictable operation. The JK design allows operation as a D flip-flop by tying J and K inputs together. Although the clock input is level sensitive, the positive transition of the clock pulse between the 0.8V and 2.0V levels should be equal to or less than the clock to output delay time for reliable operation.

產(chǎn)品屬性

  • 型號:

    74ALS109AN

  • 制造商:

    PHILIPS

  • 制造商全稱:

    NXP Semiconductors

  • 功能描述:

    Dual J-K positive edge-triggered flip-flop with set and reset

供應商 型號 品牌 批號 封裝 庫存 備注 價格
FAIRCHILD/仙童
23+
NA/
4510
優(yōu)勢代理渠道,原裝正品,可全系列訂貨開增值稅票
詢價
MITSUBISHI
23+
SOP
20000
全新原裝假一賠十
詢價
SIGN
23+
NA
9856
原裝正品,假一罰百!
詢價
TI
22+23+
SOIC-165
9838
絕對原裝正品全新進口深圳現(xiàn)貨
詢價
TI
SOP
608900
原包原標簽100%進口原裝常備現(xiàn)貨!
詢價
FSC
23+
sop
3200
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售
詢價
TI
24+
SOP
500
詢價
PHILIPS/飛利浦
2402+
DIP-16
8324
原裝正品!實單價優(yōu)!
詢價
FSC
22+
SOP14
25000
原裝現(xiàn)貨,價格優(yōu)惠,假一罰十
詢價
SIG
2022+
DIP14
8600
英瑞芯只做原裝正品
詢價