首頁(yè)>74ALVT16601DGG>規(guī)格書(shū)詳情
74ALVT16601DGG集成電路(IC)的通用總線功能規(guī)格書(shū)PDF中文資料
廠商型號(hào) |
74ALVT16601DGG |
參數(shù)屬性 | 74ALVT16601DGG 封裝/外殼為56-TFSOP(0.240",6.10mm 寬);包裝為管件;類(lèi)別為集成電路(IC)的通用總線功能;產(chǎn)品描述:IC 18BIT UNVRSL BUS TXRX 56TSSOP |
功能描述 | 18-bit universal bus transceiver; 3-state |
封裝外殼 | 56-TFSOP(0.240",6.10mm 寬) |
文件大小 |
233.92 Kbytes |
頁(yè)面數(shù)量 |
21 頁(yè) |
生產(chǎn)廠商 | Nexperia B.V. All rights reserved |
企業(yè)簡(jiǎn)稱(chēng) |
NEXPERIA【安世】 |
中文名稱(chēng) | 安世半導(dǎo)體(中國(guó))有限公司官網(wǎng) |
原廠標(biāo)識(shí) | |
數(shù)據(jù)手冊(cè) | |
更新時(shí)間 | 2025-1-19 16:08:00 |
74ALVT16601DGG規(guī)格書(shū)詳情
1. General description
The 74ALVT16601 is a high-performance Bipolar Complementary Metal Oxide
Semiconductor (BiCMOS) product designed for VCC operation at 2.5 V and 3.3 V with I/O
compatibility up to 5 V. This device is an 18-bit universal transceiver featuring
non-inverting 3-state bus compatible outputs in both send and receive directions. Data
flow in each direction is controlled by output enable (OEAB and OEBA), latch enable
(LEAB and LEBA), and clock (CPAB and CPBA) inputs. For A-to-B data flow, the device
operates in the transparent mode when LEAB is HIGH. When LEAB is LOW, the A-bus
data is latched if CPAB is held at a HIGH or LOW level. If LEAB is LOW, the A-bus data is
stored in the latch/flip-flop on the LOW-to-HIGH transition of CPAB. When OEAB is LOW,
the outputs are active. When OEAB is HIGH, the outputs are in the high-impedance state.
The clocks can be controlled with the clock enable inputs (CEAB and CEBA).
Data flow for B-to-A is similar to that of A-to-B but uses OEBA, LEBA and CPBA.
Active bus hold circuitry is provided to hold unused or floating data inputs at a valid logic
level.
2. Features
n 18-bit bidirectional bus interface
n 5 V I/O compatible
n 3-state buffers
n Output capability: +64 mA and -32 mA
n TTL input and output switching levels
n Input and output interface capability to systems at 5 V supply
n Bus hold data inputs eliminate the need for external pull-up resistors to hold unused
inputs
n Live insertion and extraction permitted
n Power-up reset
n Power-up 3-state
n No bus current loading when output is tied to 5 V bus
n Positive-edge triggered clock inputs
n Latch-up protection:
u JESD78: exceeds 500 mA
n ESD protection:
u MIL STD 883, method 3015: exceeds 2000 V
u Machine model: exceeds 200 V
產(chǎn)品屬性
- 產(chǎn)品編號(hào):
74ALVT16601DGG,118
- 制造商:
NXP USA Inc.
- 類(lèi)別:
集成電路(IC) > 通用總線功能
- 系列:
74ALVT
- 包裝:
管件
- 邏輯類(lèi)型:
通用總線收發(fā)器
- 電路數(shù):
18 位
- 電流 - 輸出高、低:
8mA,24mA;32mA,64mA
- 電壓 - 供電:
2.3V ~ 2.7V,3V ~ 3.6V
- 工作溫度:
-40°C ~ 85°C
- 安裝類(lèi)型:
表面貼裝型
- 封裝/外殼:
56-TFSOP(0.240",6.10mm 寬)
- 供應(yīng)商器件封裝:
56-TSSOP
- 描述:
IC 18BIT UNVRSL BUS TXRX 56TSSOP
供應(yīng)商 | 型號(hào) | 品牌 | 批號(hào) | 封裝 | 庫(kù)存 | 備注 | 價(jià)格 |
---|---|---|---|---|---|---|---|
PHILIPS/飛利浦 |
22+ |
TSSOP56 |
9000 |
原裝正品 |
詢(xún)價(jià) | ||
24+ |
5000 |
公司存貨 |
詢(xún)價(jià) | ||||
PHILIPS |
23+ |
TSSOP |
12300 |
詢(xún)價(jià) | |||
NXP |
589220 |
16余年資質(zhì) 絕對(duì)原盒原盤(pán) 更多數(shù)量 |
詢(xún)價(jià) | ||||
Philips |
21+ |
TSSOP |
12588 |
原裝正品,自己庫(kù)存 假一罰十 |
詢(xún)價(jià) | ||
PHILIPS |
2020+ |
TSSOP |
80000 |
只做自己庫(kù)存,全新原裝進(jìn)口正品假一賠百,可開(kāi)13%增 |
詢(xún)價(jià) | ||
PHILIPS |
24+ |
TSSOP56 |
9862 |
全新原裝現(xiàn)貨/假一罰百! |
詢(xún)價(jià) | ||
NXP |
22+ |
TSSOP |
25000 |
原裝現(xiàn)貨,價(jià)格優(yōu)惠,假一罰十 |
詢(xún)價(jià) | ||
NXP/恩智浦 |
2021+ |
TSSOP-56 |
100500 |
一級(jí)代理專(zhuān)營(yíng)品牌!原裝正品,優(yōu)勢(shì)現(xiàn)貨,長(zhǎng)期排單到貨 |
詢(xún)價(jià) | ||
NXP Semiconductors |
22+ |
NA |
500000 |
萬(wàn)三科技,秉承原裝,購(gòu)芯無(wú)憂(yōu) |
詢(xún)價(jià) |