首頁>74HC4024-Q100>規(guī)格書詳情
74HC4024-Q100中文資料安世數(shù)據(jù)手冊PDF規(guī)格書
74HC4024-Q100規(guī)格書詳情
General description
The 74HC4024-Q100 is a 7-stage binary ripple counter with a clock input (CP), an overriding asynchronous master reset input (MR) and seven fully buffered parallel outputs (Q0 to Q6). The counter advances on the HIGH-to-LOW transition of CP. A HIGH on MR clears all counter stages and forces all outputs LOW, independent of the state of CP. Each counter stage is a static toggle flip-flop. Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times. Inputs include clamp diodes. This enables the use of current limiting resistors to interface inputs to voltages in excess of VCC.
This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.
Features and benefits
? Automotive product qualification in accordance with AEC-Q100 (Grade 1)
? Specified from -40 °C to +85 °C and from -40 °C to +125 °C
? Low-power dissipation
? Complies with JEDEC standard no. 7A
? CMOS input levels
? ESD protection:
? MIL-STD-883, method 3015 exceeds 2000 V
? HBM JESD22-A114F exceeds 2000 V
? MM JESD22-A115-A exceeds 200 V (C = 200 pF; R = 0 ?)
Applications
? Frequency dividing circuits
? Time delay circuits.
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
sgs |
24+ |
N/A |
6980 |
原裝現(xiàn)貨,可開13%稅票 |
詢價 | ||
Nexperia |
24+ |
SO-16 |
50000 |
一級代理進口原裝現(xiàn)貨假一賠十 |
詢價 | ||
PHIL |
1995 |
2500 |
原裝正品現(xiàn)貨庫存價優(yōu) |
詢價 | |||
2020+ |
DIP |
5000 |
百分百原裝正品 真實公司現(xiàn)貨庫存 本公司只做原裝 可 |
詢價 | |||
MITS |
23+ |
NA |
9856 |
原裝正品,假一罰百! |
詢價 | ||
TOS |
23+ |
DIP |
9526 |
詢價 | |||
ST(意法半導(dǎo)體) |
22+ |
SOIC-14_150mil |
9852 |
只做原裝正品現(xiàn)貨,或訂貨假一賠十! |
詢價 | ||
PHI |
17+ |
SOP |
9800 |
只做全新進口原裝,現(xiàn)貨庫存 |
詢價 | ||
ST |
22+ |
SOP |
2500 |
全新原裝品牌專營 |
詢價 | ||
TOS |
6000 |
面議 |
19 |
DIP |
詢價 |