首頁>74HCT107DB>規(guī)格書詳情
74HCT107DB中文資料飛利浦?jǐn)?shù)據(jù)手冊PDF規(guī)格書
74HCT107DB規(guī)格書詳情
GENERAL DESCRIPTION
The 74HC/HCT107 are high-speed Si-gate CMOS devices and are pin compatible with low power Schottky TTL (LSTTL). They are specified in compliance with JEDEC standard no. 7A.
The 74HC/HCT107 are dual negative-edge triggered JK-type flip-flops featuring individual J, K, clock (nCP) and reset (nR) inputs; also complementary Q and Q outputs.
The J and K inputs must be stable one set-up time prior to the HIGH-to-LOW clock transition for predictable operation.
The reset (nR) is an asynchronous active LOW input.
When LOW, it overrides the clock and data inputs, forcing the Q output LOW and the Q output HIGH.
Schmitt-trigger action in the clock input makes the circuit highly tolerant to slower clock rise and fall times.
FEATURES
? Output capability: standard
? ICC category: flip-flops
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
Nexperia(安世) |
22+ |
SO-14 |
9852 |
只做原裝正品現(xiàn)貨,或訂貨假一賠十! |
詢價 | ||
NXP |
18+ |
DIP14 |
85600 |
保證進口原裝可開17%增值稅發(fā)票 |
詢價 | ||
PHILIPS |
23+ |
589610 |
新到現(xiàn)貨 原廠一手貨源 價格秒殺代理! |
詢價 | |||
PHILIPS/飛利浦 |
22+ |
SOP14-3.9MM |
50000 |
只做原裝正品,假一罰十,歡迎咨詢 |
詢價 | ||
PHILIPS/飛利浦 |
23+ |
DIP-14 |
4613 |
原廠授權(quán)代理,海外優(yōu)勢訂貨渠道??商峁┐罅繋齑?詳 |
詢價 | ||
Nexperia(安世) |
1923+ |
SO-14 |
2260 |
向鴻只做原裝正品,我們沒有假貨!倉庫庫存優(yōu)勢 |
詢價 | ||
Nexperia(安世) |
23+ |
SOP14 |
7350 |
現(xiàn)貨供應(yīng),當(dāng)天可交貨!免費送樣,原廠技術(shù)支持!!! |
詢價 | ||
24+ |
5000 |
公司存貨 |
詢價 | ||||
NXP |
21+ |
14SOIC |
13880 |
公司只售原裝,支持實單 |
詢價 | ||
PHILIPS/飛利浦 |
21+ |
SOP14-3.9MM |
8000 |
全新原裝 公司現(xiàn)貨 價格優(yōu) |
詢價 |