首頁>74LS112>規(guī)格書詳情

74LS112中文資料仙童半導(dǎo)體數(shù)據(jù)手冊PDF規(guī)格書

74LS112
廠商型號

74LS112

功能描述

Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flop with Preset, Clear, and Complementary Outputs

文件大小

52 Kbytes

頁面數(shù)量

5

生產(chǎn)廠商 Fairchild Semiconductor
企業(yè)簡稱

Fairchild仙童半導(dǎo)體

中文名稱

飛兆/仙童半導(dǎo)體公司官網(wǎng)

原廠標(biāo)識
數(shù)據(jù)手冊

下載地址一下載地址二到原廠下載

更新時間

2025-3-4 17:43:00

人工找貨

74LS112價格和庫存,歡迎聯(lián)系客服免費(fèi)人工找貨

74LS112規(guī)格書詳情

General Description

This device contains two independent negative-edge-trig gered J-K flip-flops with complementary outputs. The J and K data is processed by the flip-flop on the falling edge of the clock pulse. The clock triggering occurs at a voltage level and is not directly related to the transition time of the falling edge of the clock pulse. Data on the J and K inputs may be changed while the clock is HIGH or LOW without affecting the outputs as long as the setup and hold times are not violated. A low logic level on the preset or clear inputs will set or reset the outputs regardless of the logic levels of the other inputs.

產(chǎn)品屬性

  • 型號:

    74LS112

  • 制造商:

    MOTOROLA

  • 制造商全稱:

    Motorola, Inc

  • 功能描述:

    DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP

供應(yīng)商 型號 品牌 批號 封裝 庫存 備注 價格
HITACHI/日立
24+
DIP
350
大批量供應(yīng)優(yōu)勢庫存熱賣
詢價
N/A
22+
PDIP
12245
現(xiàn)貨,原廠原裝假一罰十!
詢價
22+
5000
詢價
TI
02+
SOIC-16
6000
絕對原裝自己現(xiàn)貨
詢價
SIGNETICS
23+
DIP-16
9856
原裝正品,假一罰百!
詢價
TI/德州儀器
23+
DIP
90000
只做自庫存深圳可交貨
詢價
TI
2024
SOP
13500
16余年資質(zhì) 絕對原盒原盤代理渠道 更多數(shù)量
詢價
MAT
22+
DIP
90
全新原裝現(xiàn)貨
詢價
TI/TEXAS
23+
3.9mm
8931
詢價
SIGNETICS
22+
DIP16
6521
只做原裝正品現(xiàn)貨!或訂貨假一賠十!
詢價