74LS112中文資料仙童半導(dǎo)體數(shù)據(jù)手冊PDF規(guī)格書
廠商型號 |
74LS112 |
功能描述 | Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flop with Preset, Clear, and Complementary Outputs |
文件大小 |
52 Kbytes |
頁面數(shù)量 |
5 頁 |
生產(chǎn)廠商 | Fairchild Semiconductor |
企業(yè)簡稱 |
Fairchild【仙童半導(dǎo)體】 |
中文名稱 | 飛兆/仙童半導(dǎo)體公司官網(wǎng) |
原廠標識 | |
數(shù)據(jù)手冊 | |
更新時間 | 2025-2-2 11:16:00 |
替換型號
74LS112規(guī)格書詳情
General Description
This device contains two independent negative-edge-trig gered J-K flip-flops with complementary outputs. The J and K data is processed by the flip-flop on the falling edge of the clock pulse. The clock triggering occurs at a voltage level and is not directly related to the transition time of the falling edge of the clock pulse. Data on the J and K inputs may be changed while the clock is HIGH or LOW without affecting the outputs as long as the setup and hold times are not violated. A low logic level on the preset or clear inputs will set or reset the outputs regardless of the logic levels of the other inputs.
產(chǎn)品屬性
- 型號:
74LS112
- 制造商:
MOTOROLA
- 制造商全稱:
Motorola, Inc
- 功能描述:
DUAL JK NEGATIVE EDGE-TRIGGERED FLIP-FLOP
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
TI/德州儀器 |
22+ |
SOCI-16 |
9600 |
原裝現(xiàn)貨,優(yōu)勢供應(yīng),支持實單! |
詢價 | ||
FAIRCHILDSEMICONDUCTOR |
2020+ |
NA |
80000 |
只做自己庫存,全新原裝進口正品假一賠百,可開13%增 |
詢價 | ||
23+ |
5000 |
原廠授權(quán)代理,海外優(yōu)勢訂貨渠道??商峁┐罅繋齑?詳 |
詢價 | ||||
FAIRCHILDSEMICONDUCTOR |
2021+ |
NA |
100500 |
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨 |
詢價 | ||
N/A |
23+ |
SOP |
50000 |
全新原裝正品現(xiàn)貨,支持訂貨 |
詢價 | ||
24+ |
8 |
詢價 | |||||
TI |
21+ |
SOP |
13880 |
公司只售原裝,支持實單 |
詢價 | ||
TI |
24+ |
DIP |
16800 |
絕對原裝進口現(xiàn)貨,假一賠十,價格優(yōu)勢! |
詢價 | ||
TI |
SOP |
650 |
正品原裝--自家現(xiàn)貨-實單可談 |
詢價 | |||
TI |
22+ |
SOIC-16 |
1000 |
全新原裝現(xiàn)貨!自家?guī)齑? |
詢價 |