74LS112A中文資料仙童半導(dǎo)體數(shù)據(jù)手冊PDF規(guī)格書

廠商型號 |
74LS112A |
功能描述 | Dual Negative-Edge-Triggered Master-Slave J-K Flip-Flop with Preset, Clear, and Complementary Outputs |
文件大小 |
52 Kbytes |
頁面數(shù)量 |
5 頁 |
生產(chǎn)廠商 | Fairchild Semiconductor |
企業(yè)簡稱 |
Fairchild【仙童半導(dǎo)體】 |
中文名稱 | 飛兆/仙童半導(dǎo)體公司官網(wǎng) |
原廠標(biāo)識 | ![]() |
數(shù)據(jù)手冊 | |
更新時間 | 2025-3-11 22:50:00 |
人工找貨 | 74LS112A價格和庫存,歡迎聯(lián)系客服免費人工找貨 |
74LS112A規(guī)格書詳情
General Description
This device contains two independent negative-edge-trig gered J-K flip-flops with complementary outputs. The J and K data is processed by the flip-flop on the falling edge of the clock pulse. The clock triggering occurs at a voltage level and is not directly related to the transition time of the falling edge of the clock pulse. Data on the J and K inputs may be changed while the clock is HIGH or LOW without affecting the outputs as long as the setup and hold times are not violated. A low logic level on the preset or clear inputs will set or reset the outputs regardless of the logic levels of the other inputs.
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
MOT |
23+ |
NA |
20000 |
全新原裝假一賠十 |
詢價 | ||
FAIRCHILDSEMICONDUCTOR |
2020+ |
NA |
80000 |
只做自己庫存,全新原裝進(jìn)口正品假一賠百,可開13%增 |
詢價 | ||
TI(德州儀器) |
2024+ |
- |
500000 |
誠信服務(wù),絕對原裝原盤 |
詢價 | ||
SIGNETICS |
1987+ |
268 |
原裝正品現(xiàn)貨庫存價優(yōu) |
詢價 | |||
24+ |
21322 |
公司原廠原裝現(xiàn)貨假一罰十!特價出售!強(qiáng)勢庫存! |
詢價 | ||||
TI |
23+ |
NA |
2487 |
專做原裝正品,假一罰百! |
詢價 | ||
TI |
SOP |
650 |
正品原裝--自家現(xiàn)貨-實單可談 |
詢價 | |||
FSC |
21+ |
SO3.9mm |
2400 |
原裝現(xiàn)貨假一賠十 |
詢價 | ||
TI/TEXAS |
23+ |
3.9mm |
8931 |
詢價 | |||
ti |
24+ |
N/A |
6980 |
原裝現(xiàn)貨,可開13%稅票 |
詢價 |