首頁>74LVCH162245ADGG>規(guī)格書詳情
74LVCH162245ADGG集成電路(IC)的緩沖器驅(qū)動器接收器收發(fā)器規(guī)格書PDF中文資料
廠商型號 |
74LVCH162245ADGG |
參數(shù)屬性 | 74LVCH162245ADGG 封裝/外殼為48-TFSOP(0.240",6.10mm 寬);包裝為卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶;類別為集成電路(IC)的緩沖器驅(qū)動器接收器收發(fā)器;產(chǎn)品描述:IC TXRX NON-INVERT 3.6V 48TSSOP |
功能描述 | 16-bit transceiver with direction pin; 30 Ω series termination resistors; 5 V tolerant input/output; 3-state |
封裝外殼 | 48-TFSOP(0.240",6.10mm 寬) |
文件大小 |
257.589 Kbytes |
頁面數(shù)量 |
14 頁 |
生產(chǎn)廠商 | Nexperia B.V. All rights reserved |
企業(yè)簡稱 |
NEXPERIA【安世】 |
中文名稱 | 安世半導(dǎo)體(中國)有限公司官網(wǎng) |
原廠標識 | |
數(shù)據(jù)手冊 | |
更新時間 | 2025-2-5 23:00:00 |
相關(guān)芯片規(guī)格書
更多- 74LVCH162245A
- 74LVCH162245A
- 74LVCH162245A
- 74LVCH162244AVRE4
- 74LVCH162244APAG8
- 74LVCH162244APAG8
- 74LVCH162244APAG
- 74LVCH162244APAG
- 74LVCH162244AGRG4
- 74LVCH162244AGRE4
- 74LVCH162244ADLRG4
- 74LVCH162244ADLRG4
- 74LVCH162244ADLG4
- 74LVCH162244ADL
- 74LVCH162244ADL
- 74LVCH162244ADGV
- 74LVCH162244ADGG
- 74LVCH162244ADGG
74LVCH162245ADGG規(guī)格書詳情
1. General description
The 74LVC162245A; 74LVCH162245A is a 16-bit transceiver with 30 Ω termination resistors and
3-state outputs. The device can be used as two 8-bit transceivers or one 16-bit transceiver. The
device features two output enables (1OE and 2OE) each controlling eight outputs, and two send/
receive (1DIR and 2DIR) inputs for direction control. A HIGH on nOE causes the outputs to assume
a high-impedance OFF-state. Inputs can be driven from either 3.3 V or 5 V devices. This feature
allows the use of these devices as translators in mixed 3.3 V and 5 V environments.
Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times.
This device is fully specified for partial power down applications using IOFF. The IOFF circuitry
disables the output, preventing the potentially damaging backflow current through the device when
it is powered down.
The 74LVCH162245A bus hold on data inputs eliminates the need for external pull-up resistors to
hold unused inputs.
2. Features and benefits
? Overvoltage tolerant inputs to 5.5 V
? Wide supply voltage range from 1.2 V to 3.6 V
? CMOS low power consumption
? Multibyte flow-through standard pin-out architecture
? Low inductance multiple power and ground pins for minimum noise and ground bounce
? Direct interface with TTL levels
? Integrated 30 Ω termination resistors
? IOFF circuitry provides partial Power-down mode operation
? All data inputs have bus hold (74LVCH162245A only)
? Complies with JEDEC standard:
? JESD8-7A (1.65 V to 1.95 V)
? JESD8-5A (2.3 V to 2.7 V)
? JESD8-C/JESD36 (2.7 V to 3.6 V)
? ESD protection:
? HBM JESD22-A114F exceeds 2000 V
? MM JESD22-A115-B exceeds 200 V
? CDM ANSI/ESDA/Jedec JS-002 exceeds 1000 V
? Specified from -40 °C to +85 °C and from -40 °C to +125 °C
產(chǎn)品屬性
- 產(chǎn)品編號:
74LVCH162245ADGG,5
- 制造商:
Nexperia USA Inc.
- 類別:
集成電路(IC) > 緩沖器,驅(qū)動器,接收器,收發(fā)器
- 系列:
74LVCH
- 包裝:
卷帶(TR)剪切帶(CT)Digi-Reel? 得捷定制卷帶
- 邏輯類型:
收發(fā)器,非反相
- 每個元件位數(shù):
8
- 輸出類型:
三態(tài)
- 電流 - 輸出高、低:
12mA,12mA
- 電壓 - 供電:
1.2V ~ 3.6V
- 工作溫度:
-40°C ~ 125°C(TA)
- 安裝類型:
表面貼裝型
- 封裝/外殼:
48-TFSOP(0.240",6.10mm 寬)
- 供應(yīng)商器件封裝:
48-TSSOP
- 描述:
IC TXRX NON-INVERT 3.6V 48TSSOP
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
NXP(恩智浦) |
23+ |
TSSOP-48 |
9656 |
原廠可訂貨,技術(shù)支持,直接渠道??珊灡9┖贤?/div> |
詢價 | ||
NXP |
2016+ |
TSSOP48 |
1000 |
只做原裝,假一罰十,公司可開17%增值稅發(fā)票! |
詢價 | ||
NEXPERIA/安世 |
23+ |
TSSOP |
33500 |
全新進口原裝現(xiàn)貨,假一罰十 |
詢價 | ||
PHILIPS/飛利浦 |
24+ |
SSOP |
58000 |
全新原廠原裝正品現(xiàn)貨,可提供技術(shù)支持、樣品免費! |
詢價 | ||
NXP |
24+ |
TSSOP48 |
35210 |
一級代理/全新現(xiàn)貨/假一罰百! |
詢價 | ||
NXP |
23+ |
TSSOP48 |
20000 |
原廠原裝正品現(xiàn)貨 |
詢價 | ||
NXP |
17+ |
NA |
9998 |
全新原裝現(xiàn)貨 |
詢價 | ||
NEXPERIA/安世 |
20+19+ |
TSSOP |
2319 |
詢價 | |||
PHILIPS |
23+ |
TSSOP |
150 |
原裝原盤房間現(xiàn)貨假一賠十 |
詢價 | ||
NXP |
2024 |
TSSOP48 |
58209 |
16余年資質(zhì) 絕對原盒原盤代理渠道 更多數(shù)量 |
詢價 |