首頁>74LVCH16374A-Q100>規(guī)格書詳情
74LVCH16374A-Q100中文資料安世數(shù)據(jù)手冊PDF規(guī)格書
相關(guān)芯片規(guī)格書
更多- 74LVCH16374ADL
- 74LVCH16374ADGVRE4
- 74LVCH16374ADGGRG4
- 74LVCH16374ADLG4
- 74LVCH16374ADLRG4
- 74LVCH16374ADLRG4
- 74LVCH16374ADGVRE4
- 74LVCH16374ADGVRG4
- 74LVCH16374ADGGRG4
- 74LVCH16374ADGG
- 74LVCH16374ADL
- 74LVCH16374ADLG4
- 74LVCH16374ADGG
- 74LVCH16374ADGGG4
- 74LVCH16374APAG8
- 74LVCH16374APVG8
- 74LVCH16374APAG
- 74LVCH16374APAG8
74LVCH16374A-Q100規(guī)格書詳情
General description
The 74LVC16374A-Q100 and 74LVCH16374A-Q100 are 16-bit edge-triggered flip-flops featuring separate D-type inputs with bus hold (74LVCH16374A-Q100 only) for each flip-flop and 3-state outputs for bus-oriented applications. It consists of two sections of eight positive edge-triggered flip-flops. A clock input (nCP) and an output enable (nOE) are provided for each octal.
The flip-flops store the state of their individual D-inputs that meet the set-up and hold time requirements on the LOW-to-HIGH clock (CP) transition.
When pin nOE is LOW, the contents of the flip-flops are available at the outputs. When pin nOE is HIGH, the outputs go to the high-impedance OFF-state. Operation of input nOE does not affect the state of the flip-flops.
Inputs can be driven from either 3.3 V or 5 V devices. When disabled, up to 5.5 V can be applied to the outputs. These features allow the use of these devices in mixed 3.3 V and 5 V applications.
Bus hold on data inputs eliminates the need for external pull-up resistors to hold unused inputs.
This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications.
Features and benefits
? Automotive product qualification in accordance with AEC-Q100 (Grade 1)
? Specified from -40 °C to +85 °C and from -40 °C to +125 °C
? 5 V tolerant inputs/outputs for interfacing with 5 V logic
? Wide supply voltage range from 1.2 V to 3.6 V
? CMOS low power consumption
? Multibyte flow-through standard pinout architecture
? Low inductance multiple supply pins for minimum noise and ground bounce
? Direct interface with TTL levels
? All data inputs have bus hold (74LVCH16374A-Q100 only)
? High-impedance outputs when VCC = 0 V
? Complies with JEDEC standard:
? JESD8-7A (1.65 V to 1.95 V)
? JESD8-5A (2.3 V to 2.7 V)
? JESD8-C/JESD36 (2.7 V to 3.6 V)
? ESD protection:
? MIL-STD-883, method 3015 exceeds 2000 V
? HBM JESD22-A114F exceeds 2000 V
? MM JESD22-A115-A exceeds 200 V (C = 200 pF; R = 0 ?)
供應(yīng)商 | 型號 | 品牌 | 批號 | 封裝 | 庫存 | 備注 | 價格 |
---|---|---|---|---|---|---|---|
IDT |
22+ |
SSOP56 |
21498 |
原裝正品現(xiàn)貨,可開13個點稅 |
詢價 | ||
NXP/恩智浦 |
1535+ |
8478 |
詢價 | ||||
NXP |
23+ |
SOP |
3200 |
全新原裝、誠信經(jīng)營、公司現(xiàn)貨銷售 |
詢價 | ||
NEXPERIA |
21+ |
SOT362-1 |
6000 |
原裝正品 |
詢價 | ||
IDT |
23+ |
SSOP |
6372 |
原廠授權(quán)代理,海外優(yōu)勢訂貨渠道??商峁┐罅繋齑?詳 |
詢價 | ||
TI&BB |
24+ |
TSSOP48 |
2789 |
原裝優(yōu)勢!絕對公司現(xiàn)貨! |
詢價 | ||
PHILIPS |
22+ |
TSOP48 |
2075 |
⊙⊙新加坡大量現(xiàn)貨庫存,深圳常備現(xiàn)貨!歡迎查詢!⊙ |
詢價 | ||
NEXPERIA/安世 |
2021+ |
SMD |
100500 |
一級代理專營品牌!原裝正品,優(yōu)勢現(xiàn)貨,長期排單到貨 |
詢價 | ||
NEXPERIA/安世 |
21+ |
SOT362-1 |
60000 |
詢價 | |||
TexasInstruments |
18+ |
ICINVERTERDUAL8-INPUT48T |
6580 |
公司原裝現(xiàn)貨/歡迎來電咨詢! |
詢價 |