首頁(yè)>74LVCH16374ADGG>規(guī)格書(shū)詳情

74LVCH16374ADGG集成電路(IC)的觸發(fā)器規(guī)格書(shū)PDF中文資料

74LVCH16374ADGG
廠商型號(hào)

74LVCH16374ADGG

參數(shù)屬性

74LVCH16374ADGG 封裝/外殼為48-TFSOP(0.240",6.10mm 寬);包裝為管件;類(lèi)別為集成電路(IC)的觸發(fā)器;產(chǎn)品描述:IC FF D-TYPE DUAL 8BIT 48TSSOP

功能描述

16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state

封裝外殼

48-TFSOP(0.240",6.10mm 寬)

文件大小

242.17 Kbytes

頁(yè)面數(shù)量

13 頁(yè)

生產(chǎn)廠商 Nexperia B.V. All rights reserved
企業(yè)簡(jiǎn)稱

NEXPERIA安世

中文名稱

安世半導(dǎo)體(中國(guó))有限公司官網(wǎng)

原廠標(biāo)識(shí)
數(shù)據(jù)手冊(cè)

下載地址一下載地址二到原廠下載

更新時(shí)間

2025-3-3 20:00:00

人工找貨

74LVCH16374ADGG價(jià)格和庫(kù)存,歡迎聯(lián)系客服免費(fèi)人工找貨

74LVCH16374ADGG規(guī)格書(shū)詳情

1. General description

The 74LVC16374A; 74LVCH16374A is a 16-bit edge-triggered D-type flip-flop with 3-state outputs.

The device can be used as two 8-bit flip-flops or one 16-bit flip-flop. The device features two clocks

(1CP and 2CP) and two output enables (1OE and 2OE), each controlling 8-bits. The flip-flops

will store the state of their individual D-inputs that meet the set-up and hold time requirements

on the LOW-to-HIGH clock (nCP) transition. A HIGH on nOE causes the outputs to assume a

high-impedance OFF-state. Operation of the nOE input does not affect the state of the flip-flops.

Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices

as translators in mixed 3.3 V and 5 V environments.

Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times.

This device is fully specified for partial power down applications using IOFF. The IOFF circuitry

disables the output, preventing the potentially damaging backflow current through the device when

it is powered down.

2. Features and benefits

. Overvoltage tolerant inputs to 5.5 V

. Wide supply voltage range from 1.2 V to 3.6 V

. CMOS low power dissipation

. Multibyte flow-through standard pinout architecture

. Low inductance multiple supply pins for minimum noise and ground bounce

. Direct interface with TTL levels

. All data inputs have bus hold (74LVCH16374A only)

. High-impedance outputs when VCC = 0 V

. IOFF circuitry provides partial Power-down mode operation

. Complies with JEDEC standard:

. JESD8-7A (1.65 V to 1.95 V)

. JESD8-5A (2.3 V to 2.7 V)

. JESD8-C/JESD36 (2.7 V to 3.6 V)

. ESD protection:

. HBM JESD22-A114F exceeds 2000 V

. MM JESD22-A115-B exceeds 200 V

. CDM JESD22-C101E exceeds 1000 V

. Specified from -40 °C to +85 °C and -40 °C to +125 °C

產(chǎn)品屬性

  • 產(chǎn)品編號(hào):

    74LVCH16374ADGG,51

  • 制造商:

    Nexperia USA Inc.

  • 類(lèi)別:

    集成電路(IC) > 觸發(fā)器

  • 系列:

    74LVCH

  • 包裝:

    管件

  • 功能:

    標(biāo)準(zhǔn)

  • 類(lèi)型:

    D 型

  • 輸出類(lèi)型:

    三態(tài),非反相

  • 不同 V、最大 CL 時(shí)最大傳播延遲:

    5.4ns @ 3.3V,50pF

  • 觸發(fā)器類(lèi)型:

    正邊沿

  • 電流 - 輸出高、低:

    24mA,24mA

  • 電壓 - 供電:

    1.65V ~ 3.6V

  • 工作溫度:

    -40°C ~ 125°C(TA)

  • 安裝類(lèi)型:

    表面貼裝型

  • 供應(yīng)商器件封裝:

    48-TSSOP

  • 封裝/外殼:

    48-TFSOP(0.240",6.10mm 寬)

  • 描述:

    IC FF D-TYPE DUAL 8BIT 48TSSOP

供應(yīng)商 型號(hào) 品牌 批號(hào) 封裝 庫(kù)存 備注 價(jià)格
NXP/恩智浦
23+
NA/
600
優(yōu)勢(shì)代理渠道,原裝正品,可全系列訂貨開(kāi)增值稅票
詢價(jià)
PHILIPS/飛利浦
22+
TSSOP
9000
原裝正品
詢價(jià)
TI(德州儀器)
2024+
TSSOP-48-6.2mm
500000
誠(chéng)信服務(wù),絕對(duì)原裝原盤(pán)
詢價(jià)
PHILIPS/飛利浦
22+
TSSOP48
5482
全新原裝正品 現(xiàn)貨 優(yōu)勢(shì)供應(yīng)
詢價(jià)
NXP/恩智浦
10+
TSSOP48
14
只有現(xiàn)貨只有原裝
詢價(jià)
PHILIPS
NA
8560
一級(jí)代理 原裝正品假一罰十價(jià)格優(yōu)勢(shì)長(zhǎng)期供貨
詢價(jià)
TI/德州儀器
23+
48-TFSOP
6300
原廠授權(quán)代理,海外優(yōu)勢(shì)訂貨渠道??商峁┐罅繋?kù)存,詳
詢價(jià)
NXP
21+
TSSOP
1236
原裝現(xiàn)貨假一賠十
詢價(jià)
TI
21+
48TFSOP 60UFQFN
13880
公司只售原裝,支持實(shí)單
詢價(jià)
NXP/恩智浦
21+
TSSOP
9800
只做原裝正品假一賠十!正規(guī)渠道訂貨!
詢價(jià)